A spur-reduction technique for a 5-GHz frequency synthesizer

被引:37
|
作者
Kuo, CY [1 ]
Chang, JY
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/TCSI.2005.858322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A spur-reduction technique is presented to achieve low reference spurs for a 5-GHz frequency synthesizer. A dual-path control scheme incorporated with a pair of the proposed smoothed varactors reduces the gain of voltage-controlled oscillator to less than 15 MHzN, attenuates the spurious tones, and shortens the simulated settling time by 56%. In, addition, a digital frequency-calibration circuit is used to enlarge the tuning range to overcome process variations. A 5-GHz; frequency synthesizer has been fabricated for verification in a 0.18-mu m CMOS process. It exhibits phase noise of -79 and -113 dBc/Hz at 10-kHz and 1-MHz offset, respectively. The reference spur level of -74 dBc is achieved by using a second-order loop filter. The overall tuning range is 16.3% and power consumption is 36 mW from a 1.8-V supply. The total switching time including digital frequency calibration takes no more than 110 mu s.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [31] Chip Design of an All-Digital Frequency Synthesizer with Reference Spur Reduction Technique for Radar Sensing
    Lai, Wen-Cheng
    SENSORS, 2022, 22 (07)
  • [32] FREQUENCY-DIVIDER IC RUNS AT 5-GHZ
    GOSCH, J
    ELECTRONICS-US, 1985, 58 (36): : 19 - 20
  • [33] 13.5-mW, 5-GHz WLAN, CMOS frequency synthesizer using a true single phase clock divider
    Pellerano, S
    Samori, C
    Levantino, S
    Lacaita, AL
    2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, : 145 - 148
  • [34] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Shui-long Huang
    Hai-ying Zhang
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 455 - 458
  • [35] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Huang, Shui-long
    Zhang, Hai-ying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (03) : 455 - 458
  • [36] A 5 GHz Direct Digital Synthesizer MMIC with Direct Modulation and Spur Randomization
    Geng, Xueyang
    Dai, Fa Foster
    Irwin, J. David
    Jaeger, Richard C.
    RFIC: 2009 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2009, : 375 - 378
  • [37] Wandering Spur Suppression in a 4.9-GHz Fractional-N Frequency Synthesizer
    Mai, Dawei
    Donnelly, Yann
    Kennedy, Michael Peter
    Tulisi, Stefano
    Breslin, James
    Griffin, Patrick
    Connor, Michael
    Brookes, Stephen
    Shelly, Brian
    Keaveney, Mike
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (07) : 2011 - 2023
  • [38] The Reference Spur Reduction Technique for Frequency Synthesizers
    Akhmetov, Denis B.
    Korotkov, Alexander S.
    PROCEEDINGS OF THE 2018 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (EICONRUS), 2018, : 164 - 166
  • [39] 14-mW 5-GHz frequency synthesizer with CMOS logic divider and phase-switching dual-modulus prescaler
    Kim, Myeungsu
    Park, T. J.
    Kwon, Yongil
    Lim, Joonhyung
    Park, Sang-Gyu
    Kim, Sung-Han
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 499 - +
  • [40] 14-mW 5-GHz frequency synthesizer with CMOS logic divider and phase-switching dual-modulus prescaler
    Kim, Myeungsu
    Park, T. J.
    Kwon, Yongil
    Lim, Joonhyung
    Park, Sang-Gyu
    Kim, Sung-Han
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 449 - 452