A spur-reduction technique for a 5-GHz frequency synthesizer

被引:37
|
作者
Kuo, CY [1 ]
Chang, JY
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/TCSI.2005.858322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A spur-reduction technique is presented to achieve low reference spurs for a 5-GHz frequency synthesizer. A dual-path control scheme incorporated with a pair of the proposed smoothed varactors reduces the gain of voltage-controlled oscillator to less than 15 MHzN, attenuates the spurious tones, and shortens the simulated settling time by 56%. In, addition, a digital frequency-calibration circuit is used to enlarge the tuning range to overcome process variations. A 5-GHz; frequency synthesizer has been fabricated for verification in a 0.18-mu m CMOS process. It exhibits phase noise of -79 and -113 dBc/Hz at 10-kHz and 1-MHz offset, respectively. The reference spur level of -74 dBc is achieved by using a second-order loop filter. The overall tuning range is 16.3% and power consumption is 36 mW from a 1.8-V supply. The total switching time including digital frequency calibration takes no more than 110 mu s.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [21] Design of Low Power Low Phase Noise 5-GHz Frequency Synthesizer for WSN Applications
    Feng, Yushen
    Li, Zhiqun
    PROCEEDINGS OF 3RD INTERNATIONAL CONFERENCE ON MULTIMEDIA TECHNOLOGY (ICMT-13), 2013, 84 : 755 - 762
  • [22] A 5-GHz Fractional-N Phase-Locked Loop With Spur Reduction Technique in 0.13-μm CMOS
    Chiu, Wei-Hao
    Cheng, Chien-Yuan
    Lin, Tsung-Hsien
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2996 - 2999
  • [23] Spur reduction in frequency synthesizer with an array of switched capacitors
    Mandal, Debashis
    Mandal, Pradip
    Bhattacharyya, Tarun Kanti
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (12) : 1815 - 1831
  • [24] Spur-Reduction Design of Frequency-Hopping DC-DC Converters
    Liu, Pang-Jung
    Tai, Jia-Nan
    Chen, Hsin-Shu
    Chen, Jau-Horng
    Chen, Yi-Jan Emery
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (11) : 4763 - 4771
  • [25] A 5-GHz Direct Digital Frequency Synthesizer Using an Analog-Sine-Mapping Technique in 0.35-μm SiGe BiCMOS
    Yang, Ching-Yuan
    Weng, Jun-Hong
    Chang, Hsuan-Yu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (09) : 2064 - 2072
  • [26] A CMOS frequency synthesizer with self-biasing current source for a 5-GHz wireless lan receiver
    Quemada, C
    Mendizabal, J
    Presa, J
    Adín, I
    Legarda, J
    Bistué, G
    2004 IEEE 15TH INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOLS 1-4, PROCEEDINGS, 2004, : 1886 - 1890
  • [27] An 11.2-mW 5-GHz CMOS Frequency Synthesizer with Low Power Prescaler for Zigbee Application
    Ji, Xincun
    Huang, Fuqing
    Wu, Jianhui
    Shi, Longxing
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (03) : 375 - 378
  • [28] A Spur-Reduction DC-DC Converter With Active Ripple Cancelation Technique
    Liu, Pang-Jung
    Liao, Chen-Yu
    Kuo, Mao-Hui
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2018, 6 (04) : 2206 - 2214
  • [29] Experimental Verification of Wandering Spur Suppression Technique in a 4.9 GHz Fractional-N Frequency Synthesizer
    Mai, Dawei
    Donnelly, Yann
    Kennedy, Michael Peter
    Tulisi, Stefano
    Breslin, James
    Griffin, Pat
    Connor, Michael
    Brookes, Stephen
    Shelly, Brian
    Keaveney, Michael
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 439 - 442
  • [30] Theoretical and experimental evaluation of the phase noise behavior of a dual-loop frequency synthesizer for 5-GHz WLANs
    Plessas, Fotis
    Vatti, Sofia
    Kalivas, Grigorios
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (04) : 577 - 588