A spur-reduction technique for a 5-GHz frequency synthesizer

被引:37
作者
Kuo, CY [1 ]
Chang, JY
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/TCSI.2005.858322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A spur-reduction technique is presented to achieve low reference spurs for a 5-GHz frequency synthesizer. A dual-path control scheme incorporated with a pair of the proposed smoothed varactors reduces the gain of voltage-controlled oscillator to less than 15 MHzN, attenuates the spurious tones, and shortens the simulated settling time by 56%. In, addition, a digital frequency-calibration circuit is used to enlarge the tuning range to overcome process variations. A 5-GHz; frequency synthesizer has been fabricated for verification in a 0.18-mu m CMOS process. It exhibits phase noise of -79 and -113 dBc/Hz at 10-kHz and 1-MHz offset, respectively. The reference spur level of -74 dBc is achieved by using a second-order loop filter. The overall tuning range is 16.3% and power consumption is 36 mW from a 1.8-V supply. The total switching time including digital frequency calibration takes no more than 110 mu s.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 20 条
  • [1] Large-signal analysis of MOS varactors in CMOS -Gm LC VCOs
    Bunch, RL
    Raman, S
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (08) : 1325 - 1332
  • [2] Clock-deskew buffer using a SAR-Controlled delay-locked loop
    Dehng, GK
    Hsu, JM
    Yang, CY
    Liu, SI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1128 - 1136
  • [3] Integrated FSK demodulator with very high sensitivity
    Gustat, H
    Herzel, F
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 357 - 360
  • [4] An integrated CMOS RF synthesizer for 802.11a wireless LAN
    Herzel, F
    Fischer, G
    Gustat, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) : 1767 - 1770
  • [5] An integrated CMOS PLL for low-jitter applications
    Herzel, F
    Fischer, G
    Gustat, H
    Weger, P
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2002, 49 (06): : 427 - 429
  • [6] Hung CM, 2002, IEEE J SOLID-ST CIRC, V37, P521
  • [7] A 5.7 GHz Hiperlan SiGeBiCMOS voltage-controlled oscillator and phase-locked-loop frequency synthesizer
    Klepser, BUH
    Scholz, M
    Kucera, JJ
    [J]. 2001 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2001, : 61 - 64
  • [8] RF-CMOS oscillators with switched tuning
    Kral, A
    Behbahani, F
    Abidi, AA
    [J]. IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 555 - 558
  • [9] A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-μm CMOS technology
    Lam, C
    Razavi, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) : 788 - 794
  • [10] LAVENTINO S, 2002, IEEE J SOLID-ST CIRC, V37, P1003