A spur-reduction technique for a 5-GHz frequency synthesizer

被引:37
|
作者
Kuo, CY [1 ]
Chang, JY
Liu, SI
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/TCSI.2005.858322
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A spur-reduction technique is presented to achieve low reference spurs for a 5-GHz frequency synthesizer. A dual-path control scheme incorporated with a pair of the proposed smoothed varactors reduces the gain of voltage-controlled oscillator to less than 15 MHzN, attenuates the spurious tones, and shortens the simulated settling time by 56%. In, addition, a digital frequency-calibration circuit is used to enlarge the tuning range to overcome process variations. A 5-GHz; frequency synthesizer has been fabricated for verification in a 0.18-mu m CMOS process. It exhibits phase noise of -79 and -113 dBc/Hz at 10-kHz and 1-MHz offset, respectively. The reference spur level of -74 dBc is achieved by using a second-order loop filter. The overall tuning range is 16.3% and power consumption is 36 mW from a 1.8-V supply. The total switching time including digital frequency calibration takes no more than 110 mu s.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [1] A spur-reduction technique in a fully integrated CMOS frequency synthesizer for 5-GHz WLAN SOC
    Sun, Yuan
    Siek, Liter
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 113 - 116
  • [2] A Spur-Reduction Frequency Synthesizer For WIMAX Applications
    Liao, De-Wen
    Hung, Chung-Chih
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2594 - 2597
  • [3] Spur-Reduction Frequency Synthesizer Exploiting Randomly Selected PFD
    Liao, Te-Wen
    Su, Jun-Ren
    Hung, Chung-Chih
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 589 - 592
  • [4] A optimized spur-reduction delta-sigma modulator for wideband frequency synthesizer
    Zhou Shuai
    Fan Xiaoteng
    Liu Liang
    He Panfeng
    Fan Jiwei
    PROCEEDINGS OF 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), VOL. 2, 2015, : 661 - 664
  • [5] A Spur-Reduction Delta-Sigma Modulator with Efficient Dithering for Fractional Frequency Synthesizer
    Zhou, Shuai
    Fan, Xiaoteng
    Liu, Liang
    He, Panfeng
    Fan, Jiwei
    PROCEEDINGS OF 2016 IEEE ADVANCED INFORMATION MANAGEMENT, COMMUNICATES, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IMCEC 2016), 2016, : 1473 - 1476
  • [6] 5-GHz frequency synthesizer with auto-calibration loop
    Kim, Myeungsu
    Lee, Kwengmook
    Kwon, Yongil
    Lim, Joonhyung
    Park, T. J.
    2007 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2007, : 713 - +
  • [7] A dynamic-logic frequency divider for 5-GHz WLAN frequency synthesizer
    Kuo, Yue-Fang
    Weng, Ro-Min
    2007 17TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA, VOLS 1 AND 2, 2007, : 67 - +
  • [8] Design of a Low Power 5-GHz Frequency Synthesizer for WSN Applications
    Li, Zhiqun
    Cao, Qinqing
    Qi, Xiaodong
    Zheng, Shuangshuang
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2012, : 228 - 230
  • [9] A new prescaler for fully integrated 5-Ghz CMOS frequency synthesizer
    Chen, CS
    Chang, RC
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, 2004, : 245 - 248
  • [10] Spur reduction technique for Integer-N frequency synthesizer
    Musheer, Tharannum
    Chandramani, Premanand
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 414 - 419