A framework for design of multivalued logic functions and its application using CMOS ternary switches

被引:6
作者
Ali, MAH [1 ]
HassanAlshiroofi, FJ [1 ]
Rotithor, HG [1 ]
机构
[1] UNIV SEVENTH APRIL, DEPT ELECTR ENGN, SABRATA, LIBYA
关键词
D O I
10.1109/81.488807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two important problems in implementing multivalued logic (MVL) as compared to binary logic (BL) are the lack of an efficient logic minimization technique and larger chip area and power consumption for realizing an MVL function, In this paper, a new theory for the implementation of MVL is proposed in an attempt to address these problems. In the proposed theory, an MVL function is decomposed into a set of subfunctions that can be efficiently realized using switches that are multivalued-in-nature. Each switch consists of a group of more elementary switches, called subswitches. A complete set of algebraic operators and relations are presented to facilitate the construction of the switches from a set of subswitches. The proposed algebra can be used to minimize the number of subswitches required for each switch in a function realization, Application of the proposed theory to implementing a ternary logic (TL) truth table is illustrated which is expected to encourage further investigation into exploring the possibility of using TL as a competitor to BL, The realization of subswitches is done using CMOS transistors that has potential for a VLSI implementation which can have a small chip area and consume low power.
引用
收藏
页码:279 / 289
页数:11
相关论文
共 16 条
[1]   A MINIMIZATION TECHNIQUE FOR MULTIPLE-VALUED LOGIC SYSTEMS [J].
ALLEN, CM ;
GIVONE, DD .
IEEE TRANSACTIONS ON COMPUTERS, 1968, C 17 (02) :182-+
[2]  
[Anonymous], COMPUTER SCI MULTIPL
[3]  
CHANG YJ, 1994, P 24 ISMVL, P35
[4]  
CHU WS, 1994, P 24 ISMVL, P15
[5]  
Current K. W., 1993, Proceedings of The Twenty-Third International Symposium on Multiple-Valued Logic (Cat. No.93CH3228-4), P176, DOI 10.1109/ISMVL.1993.289563
[6]   MODULAR DECOMPOSITION OF COMBINATIONAL MULTIPLE-VALUED CIRCUITS [J].
FANG, KY ;
WOJCIK, AS .
IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (10) :1293-1301
[8]   DEPLETION ENHANCEMENT CMOS FOR A LOW-POWER FAMILY OF 3-VALUED LOGIC-CIRCUITS [J].
HEUNG, A ;
MOUFTAH, HT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) :609-616
[9]  
HURST SL, 1984, IEEE T COMPUT, V33, P1160, DOI 10.1109/TC.1984.1676392
[10]   CMOS MULTIPLE-VALUED LOGIC DESIGN .2. FUNCTION REALIZATION [J].
JAIN, AK ;
BOLTON, RJ ;
ABDELBARR, MH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1993, 40 (08) :515-522