Investigation of TSV noise coupling in 3D-ICs using an experimental validated 3D TSV circuit model including Si substrate effects and TSV capacitance inversion behavior after wafer thinning

被引:0
|
作者
Sun, X. [1 ]
Rack, M. [2 ]
Van der Plasl, G. [1 ]
Stucchi, M. [1 ]
De Vos, J. [1 ]
Absil, P. [1 ]
Raskin, J-P [2 ]
Beyne, E. [1 ]
机构
[1] IMEC, B-3001 Heverlee, Belgium
[2] Catholic Univ Louvain, ICTEAM, B-1348 Louvain, Belgium
关键词
TSV; 3D circuit model; inversion layer; inversion behavior of TSV capacitance; noise coupling;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the influence of TSV noise coupling on nearby devices based on an extended 3D TSV circuit model. This model not only takes into account the complex RF field distributions in bulk Si, but also incorporates the anomalous TSV capacitance inversion behavior, which has been found to occur due to the presence of fixed charges in the backside passivation layer after wafer thinning. The extended 3D TSV circuit model is validated by the excellent agreement between the simulation results and experimental data. It demonstrates that the inversion behavior of the TSV capacitance increases the noise coupling to adjacent devices mainly in the low frequency range. Furthermore, we show that noise mitigation techniques can be easily implemented in this 3D circuit model to predict the extent of noise coupling alleviation.
引用
收藏
页数:4
相关论文
共 18 条
  • [1] Modeling and optimization of noise coupling in TSV-based 3D ICs
    Zhao, Yingbo
    Yang, Yintang
    Dong, Gang
    IEICE ELECTRONICS EXPRESS, 2014, 11 (20):
  • [2] Compact model to efficiently characterize TSV-to-transistor noise coupling in 3D ICs
    Wang, Hailang
    Asgari, Mohammad H.
    Salman, Emre
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (03) : 296 - 306
  • [3] TSV NOISE COUPLING IN 3D IC USING GUARD RING
    Reddy, R. Ranga
    Tanna, Sugandh
    Singh, Shiv Govind
    Singh, Om Krishna
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [4] Fast and accurate modelling of large TSV arrays in 3D-ICs using a 3D circuit model validated against full-wave FEM simulations and RF measurements
    Rack, M.
    Raskin, J. -P.
    Sun, X.
    Van der Plas, G.
    Absil, P.
    Beyne, E.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 966 - 971
  • [5] An Accurate and Fast Substrate Noise Prediction Method With Octagonal TSV Model for 3-D ICs
    Hsu, Yi-An
    Cheng, Chi-Hsuan
    Lu, Yi-Chang
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2017, 59 (05) : 1549 - 1557
  • [6] Mitigating TSV-induced Substrate Noise in 3-D ICs using GND Plugs
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 751 - 756
  • [7] MTL-based modeling and analysis of the effects of TSV noise coupling on the power delivery network in 3D ICs
    Zhu, Weijun
    Wang, Yang
    Dong, Gang
    Yang, Yintang
    Li, Yuejin
    Song, Dongliang
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (02) : 543 - 554
  • [8] MTL-based modeling and analysis of the effects of TSV noise coupling on the power delivery network in 3D ICs
    Weijun Zhu
    Yang Wang
    Gang Dong
    Yintang Yang
    Yuejin Li
    Dongliang Song
    Journal of Computational Electronics, 2020, 19 : 543 - 554
  • [9] Effects of On-Chip Decoupling Capacitors and Silicon Substrate on Power Distribution Networks in TSV-based 3D-ICs
    Kim, Kiyeong
    Pak, Jun So
    Lee, Hyungdong
    Kim, Joungho
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 690 - 697
  • [10] Shielding Structures for Through Silicon Via (TSV) to Active Circuit Noise Coupling in 3D IC
    Lim, Jaemin
    Lee, Manho
    Jung, Daniel H.
    Kim, Jonghoon J.
    Choi, Sumin
    Lee, Hyunsuk
    Kim, Joungho
    2015 10th International Workshop on the Electromagnetic Compatibility of Integrated Circuits, 2015, : 248 - 251