Core-shell homojunction silicon vertical nanowire tunneling field-effect transistors

被引:12
作者
Yoon, Jun-Sik [1 ,2 ]
Kim, Kihyun [1 ,2 ]
Baek, Chang-Ki [1 ,2 ,3 ]
机构
[1] Pohang Univ Sci & Technol, Dept Creat IT Engn, Pohang 790784, South Korea
[2] Pohang Univ Sci & Technol, Future IT Innovat Lab, Pohang 790784, South Korea
[3] Pohang Univ Sci & Technol, Dept Elect Engn, Pohang 790784, South Korea
关键词
SI; FET; SIMULATION; GAP;
D O I
10.1038/srep41142
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
We propose three-terminal core-shell (CS) silicon vertical nanowire tunneling field-effect transistors (TFETs), which can be fabricated by conventional CMOS technology. CS TFETs show lower subthreshold swing (SS) and higher on-state current than conventional TFETs through their high surface-to-volume ratio, which increases carrier-tunneling region with no additional device area. The on-state current can be enhanced by increasing the nanowire height, decreasing equivalent oxide thickness (EOT) or creating a nanowire array. The off-state current is also manageable for power saving through selective epitaxial growth at the top-side nanowire region. CS TFETs with an EOT of 0.8 nm and an aspect ratio of 20 for the core nanowire region provide the largest drain current ranges with point SS values below 60 mV/dec and superior on/off current ratio under all operation voltages of 0.5, 0.7, and 1.0 V. These devices are promising for low-power applications at low fabrication cost and high device density.
引用
收藏
页数:9
相关论文
共 40 条
[1]  
[Anonymous], 2013, IEDM
[2]  
[Anonymous], 2016, SENT DEV UGUID
[3]   Band-to-band tunneling in carbon nanotube field-effect transistors [J].
Appenzeller, J ;
Lin, YM ;
Knoch, J ;
Avouris, P .
PHYSICAL REVIEW LETTERS, 2004, 93 (19) :196805-1
[4]   Length scaling of the Double Gate Tunnel FET with a high-K gate dielectric [J].
Boucart, Kathy ;
Ionescu, Adrian Mihai .
SOLID-STATE ELECTRONICS, 2007, 51 (11-12) :1500-1507
[5]   Improved Subthreshold and Output Characteristics of Source-Pocket Si Tunnel FET by the Application of Laser Annealing [J].
Chang, Hsu-Yu ;
Adams, Bruce ;
Chien, Po-Yen ;
Li, Jiping ;
Woo, Jason C. S. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (01) :92-96
[6]   Demonstration of Tunneling FETs Based on Highly Scalable Vertical Silicon Nanowires [J].
Chen, Z. X. ;
Yu, H. Y. ;
Singh, N. ;
Shen, N. S. ;
Sayanthan, R. D. ;
Lo, G. Q. ;
Kwong, D. -L. .
IEEE ELECTRON DEVICE LETTERS, 2009, 30 (07) :754-756
[7]   Tunneling and Occupancy Probabilities: How Do They Affect Tunnel-FET Behavior? [J].
De Michielis, Luca ;
Lattanzio, Livio ;
Moselund, Kirsten E. ;
Riel, Heike ;
Ionescu, Adrian M. .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (06) :726-728
[8]   Combining Axial and Radial Nanowire Heterostructures: Radial Esaki Diodes and Tunnel Field-Effect Transistors [J].
Dey, Anil W. ;
Svensson, Johannes ;
Ek, Martin ;
Lind, Erik ;
Thelander, Claes ;
Wernersson, Lars-Erik .
NANO LETTERS, 2013, 13 (12) :5919-5924
[9]   High-Performance Silicon Nanotube Tunneling FET for Ultralow-Power Logic Applications [J].
Fahad, Hossain M. ;
Hussain, Muhammad M. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (03) :1034-1039
[10]   CMOS-Compatible Vertical-Silicon-Nanowire Gate-All-Around p-Type Tunneling FETs With ≤ 50-mV/decade Subthreshold Swing [J].
Gandhi, Ramanathan ;
Chen, Zhixian ;
Singh, Navab ;
Banerjee, Kaustav ;
Lee, Sungjoo .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (11) :1504-1506