Whitespace-Aware TSV Arrangement in 3-D Clock Tree Synthesis

被引:1
作者
Liu, Wulong [1 ]
Wang, Yu [1 ]
Chen, Guoqing [2 ]
Ma, Yuchun [3 ]
Xie, Yuan [4 ]
Yang, Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
[2] AMD China Res Lab, Beijing 100190, Peoples R China
[3] Tsinghua Univ, Dept Comp Sci, Beijing 100084, Peoples R China
[4] Univ Calif Santa Barbara, Dept Elect & Comp Engn, Santa Barbara, CA 93106 USA
基金
中国国家自然科学基金;
关键词
3-D integrated circuits (3-D ICs); clock tree synthesis (CTS); through-silicon-via (TSV) arrangement; whitespace; THROUGH-SILICON; OPTIMIZATION; DESIGN;
D O I
10.1109/TVLSI.2014.2354347
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon-via (TSV) could provide vertical connections among different dies in 3-D integrated circuits (3-D ICs), but the significant silicon area occupied by TSVs may bring great challenge to designers in 3-D clock tree synthesis (CTS), because only a few whitespace blocks can be used for clock TSV insertion after floorplan and placement are determined, specifically in the area-efficient 3-D IC designs. This paper proposes a whitespace-aware TSV arrangement algorithm in 3-D CTS, which mainly consists of three stages: sink preclustering, whitespace-aware 3-D method of means and medians (3-D-MMMs) topology generation, and deferred-merge embedding merging segment reconstruction. By leveraging the TSV-to-TSV coupling model, we also propose an efficient clock TSV arrangement method to alleviate the coupling effect of adjacent TSVs. Compared with the traditional 3-D-MMM-based CTS with TSV moving adjustment, the experimental results show that our proposed algorithm is more practical and efficient, achieving 49.2% reduction on the average skew and 1.9% reduction on the average power.
引用
收藏
页码:1842 / 1853
页数:12
相关论文
共 31 条
[11]   Clock Tree Synthesis for TSV-Based 3D IC Designs [J].
Kim, Tak-Yung ;
Kim, Taewhan .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
[12]  
Kim TY, 2010, DES AUT CON, P723
[13]  
Kim TY, 2010, ASIA S PACIF DES AUT, P479
[14]  
Liu C, 2011, DES AUT CON, P783
[15]   Reliable 3-D Clock-Tree Synthesis Considering Nonlinear Capacitive TSV Model With Electrical-Thermal-Mechanical Coupling [J].
Manoj, Sai P. D. ;
Yu, Hao ;
Shang, Yang ;
Tan, Chuan Seng ;
Lim, Sung Kyu .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) :1734-1747
[16]  
Minz J, 2008, ASIA S PACIF DES AUT, P458
[17]  
Mondal M., 2007, P DATE, P1
[18]   Through-Silicon-Via Management during 3D Physical Design: When to Add and How Many? [J].
Pathak, Mohit ;
Lee, Young-Joon ;
Moon, Thomas ;
Lim, Sung Kyu .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :387-394
[19]  
Peng YR, 2013, ICCAD-IEEE ACM INT, P281, DOI 10.1109/ICCAD.2013.6691133
[20]  
Shang Y, 2013, ASIA S PACIF DES AUT, P693, DOI 10.1109/ASPDAC.2013.6509681