A Low-Power Field-Programmable Gate Array Routing Fabric

被引:9
作者
Lin, Mingjie [1 ]
El Gamal, Abbas [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
Field-programmable gate arrays (FPGAs); low-power; performance analysis; routing architecture/fabric;
D O I
10.1109/TVLSI.2008.2005098
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a new programmable routing fabric for field-programmable gate arrays (FPGAs). Our results show that an FPGA using this fabric can achieve 1.57 times lower dynamic power consumption and 1.35 times lower average net delays with only 9% reduction in logic density over a baseline island-style FPGA implemented in the same 65-nm CMOS technology. These improvements in power and delay are achieved by 1) using only short interconnect segments to reduce routed net lengths, and 2) reducing interconnect segment loading due to programming overhead relative to the baseline FPGA without compromising routability. The new routing fabric is also well-suited to monolithically stacked 3-D-IC implementation. It is shown that a 3-D-FPGA using this fabric can achieve a 3.3 times improvement in logic density, a 2.51 times improvement in delay, and a 2.93 times improvement in dynamic power consumption over the same baseline 2-D-FPGA.
引用
收藏
页码:1481 / 1494
页数:14
相关论文
共 29 条
[1]   Low-power programmable routing circuitry for FPGAs [J].
Anderson, JH ;
Najm, FN .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :602-609
[2]  
[Anonymous], P 15 INT S IEEE FIEL
[3]  
[Anonymous], 1991, Techn. Rep.
[4]  
[Anonymous], 2003, P 2003 ACMSIGDA 11 I, DOI 10.1145/611817.611844
[5]   Effect of the prefabricated routing track distribution on FPGA area-efficiency [J].
Betz, V ;
Rose, J .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (03) :445-456
[6]  
Betz V., 1997, Field-programmable Logic and Applications. 7th International Workshop, FPL '97. Proceedings, P213
[7]  
BETZ V, 1996, P IEEE ACM INT C COM
[8]  
Betz V., 1999, ARCHITECTURE CAD DEE
[9]  
BETZ V, 1990, ARCHITECTURE CAD DEE
[10]  
BETZ V, 1999, P ACM SIGDA INT S FI, P59