A new leakage-tolerant domino circuit using voltage-comparison for wide fan-in gates in deep sub-micron technology

被引:39
作者
Asyaei, Mohammad [1 ]
机构
[1] Damghan Univ, Sch Engn, Damghan 3671641167, Iran
关键词
Domino logic; Wide fan-in gates; Sense amplifier; Noise immunity; Leakage current; DYNAMIC CIRCUIT; CONDITIONAL KEEPER; LOGIC; CMOS; DESIGN;
D O I
10.1016/j.vlsi.2015.06.003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new leakage-tolerant domino circuit is presented which has lower power consumption and higher noise immunity without significant delay increment for wide fan-in gates. The main idea in the proposed circuit is using sense amplifier for sensing the difference between voltages across the pull down network (PDN). This strategy provides correct output. In the proposed technique, therefore, the voltage swing of the dynamic node can be reduced to decrease the power consumption caused by the heavy switching capacitance in wide fan-in gates. The simulation is provided with 64-bit wide OR gates using a 90 nm CMOS technology model. The simulation results are compared with that of standard domino circuits at the same delay, and 35% power consumption reduction and 2.31 x noise-immunity improvement are observed. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:61 / 71
页数:11
相关论文
共 48 条
  • [1] Single-phase SP-Domino: A limited-switching dynamic circuit technique for low-power wide fan-in logic gates
    Akl, Charbel J.
    Bayoumi, Magdy A.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) : 141 - 145
  • [2] Understanding the Effect of Process Variations on the Delay of Static and Domino Logic
    Alioto, Massimo
    Palumbo, Gaetano
    Pennisi, Melita
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 697 - 710
  • [3] A sub-130-nm conditional keeper technique
    Alvandpour, A
    Krishnamurthy, RK
    Soumyanath, K
    Borkar, SY
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) : 633 - 638
  • [4] Clock delayed domino logic with efficient variable threshold voltage keeper
    Amirabadi, Amir
    Afzali-Kusha, Ali
    Mortazavi, Yousof
    Nourani, Mehrdad
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 125 - 134
  • [5] Energy-efficient noise-tolerant dynamic styles for scaled-down CMOS and MTCMOS technologies
    Anis, MH
    Allam, MW
    Elmasry, MI
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) : 71 - 78
  • [6] [Anonymous], 2005, P 15 ACM GLSVLSI
  • [7] [Anonymous], 2009, P 26 NAT RAD SCI C
  • [8] [Anonymous], 2003, Digital integrated circuits: A design perspective
  • [9] Low Power High Performance Keeper Technique for High Fan-in Dynamic Gates
    Asgari, Farhad Haj Ali
    Ahmadi, Majid
    Wu, Jonathan
    [J]. 2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 523 - 526
  • [10] Low power wide gates for modern power efficient processors
    Asyaei, Mohammad
    Peiravi, Ali
    [J]. INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 272 - 283