Fast Reliability Exploration for Embedded Processors via High-level Fault Injection

被引:0
作者
Wang, Zheng [1 ]
Chen, Chao [1 ]
Chattopadhyay, Anupam [1 ]
机构
[1] Rhein Westfal TH Aachen, UMIC, D-52074 Aachen, Germany
来源
PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013) | 2013年
关键词
High Level Fault Injection; Reliability Exploration; ADL-based Design; CHALLENGES;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The downscaling of technology features has brought the system developers an important design criteria, reliability, into prime consideration. Due to effects like external radiation and temperature gradients, the CMOS device is not guaranteed anymore to function flawlessly. Admission for errors to occur is also helpful as that increases the power budget. The power-reliability trade-off compounds the system design challenge by adding another metric, for which efficient design exploration framework is needed. In this work, we present a high-level design framework extended with the capability of fault injection, an important ingredient of reliability-driven design. Compared to the traditional HDL-based fault injection, the proposed fault injection during instruction-set simulation is significantly faster without any notable loss of accuracy. The fault injection framework also allows quick exploration of fault prevention measure both by the aid of software and hardware techniques. We demonstrate the efficacy of our approach by a case study with a RISC processor customized for cryptographic application, where fault protection plays a major role. We also benchmark our framework with a state-of-the-art HDL-based fault injection framework.
引用
收藏
页码:265 / 272
页数:8
相关论文
共 27 条
  • [1] A prototype of a VHDL-based fault injection tool: description and application
    Baraza, JC
    Gracia, J
    Gil, D
    Gil, PJ
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2002, 47 (10) : 847 - 867
  • [2] A model of soft error effects in generic IP processors
    Bolchini, C
    Miele, A
    Salice, F
    Sciuto, D
    [J]. DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, 2005, : 334 - 342
  • [3] Chattopadhyay A, 2008, MORG KAUF SER SYST, P95, DOI 10.1016/B978-012374287-2.50008-2
  • [4] FAULT INJECTION - A METHOD FOR VALIDATING COMPUTER-SYSTEM DEPENDABILITY
    CLARK, JA
    PRADHAN, DK
    [J]. COMPUTER, 1995, 28 (06) : 47 - 56
  • [5] Trends and challenges in VLSI circuit reliability
    Constantinescu, C
    [J]. IEEE MICRO, 2003, 23 (04) : 14 - 19
  • [6] Coskun A.K., 2006, Proceedings of the 16th ACM Great Lakes symposium on VLSI, P95
  • [7] Daemen Joan, 2020, Information Security and Cryptography, V2nd
  • [8] DeHon A, 2010, DES AUT TEST EUROPE, P1017
  • [9] Ernst D, 2003, 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, P7
  • [10] Giraud C, 2005, LECT NOTES COMPUT SC, V3373, P27