Analysis of Ultra-Low Voltage Digital Circuits Over Process Variations

被引:0
作者
Arthurs, Aaron [1 ]
Di, Jia [1 ]
机构
[1] Univ Arkansas, Fayetteville, AR 72701 USA
来源
2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT) | 2012年
关键词
ultra-low voltage; process variation; leakage current; Schmitt-trigger; asynchronous logic; digital circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ultra-low voltage electronics is a subject that introduces unique issues. Problems such as process variation adversely affect digital electronics at ultra-low voltages. Signal integrity and systematic timing strongly influence low-voltage digital designs because of the low static noise margin. Candidate solutions include Schmitt-trigger gate design and asynchronous paradigm such as the NULL Convention Logic. Four gate libraries are constructed for comparison between static CMOS and Schmitt-trigger gate design, and between synchronous and asynchronous logic gates. A small test circuitis implemented to measure success rate, active energy, leak age power, and threshold under process variation. Results show that process variation strongly affects ultra-low voltage electronics and that Schmitt-trigger gate design and NULL Convention Logic are effective solutions for deep subthreshold operation.
引用
收藏
页数:3
相关论文
共 50 条
[41]   Design of Fast-Locked Digitally Controlled Low-Dropout Regulator for Ultra-low Voltage Input [J].
Wei-Bin Yang ;
Yu-Yao Lin ;
Yu-Lung Lo .
Circuits, Systems, and Signal Processing, 2017, 36 :5041-5061
[42]   Design of Fast-Locked Digitally Controlled Low-Dropout Regulator for Ultra-low Voltage Input [J].
Yang, Wei-Bin ;
Lin, Yu-Yao ;
Lo, Yu-Lung .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (12) :5041-5061
[43]   Ultra-low voltage high-speed Schmitt trigger circuit in SOI MOSFET technology [J].
Kim, Kyung Ki ;
Kim, Yong-Bin .
IEICE ELECTRONICS EXPRESS, 2007, 4 (19) :606-611
[44]   Enhanced bootstrapped CMOS driver for large RC-load and ultra-low voltage VLSI [J].
Kim, Hyeon-Jun ;
Kim, Jong-Woo ;
Kong, Bai-Sun .
IEICE ELECTRONICS EXPRESS, 2012, 9 (14) :1208-1213
[45]   An Ultra-Low Power High-Order Temperature-Compensated CMOS Voltage Reference [J].
de Oliveira, Arthur Campos ;
Cordova, David ;
Klimach, Hamilton ;
Bampi, Sergio .
2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, :13-16
[46]   Anode-assisted enhanced electrosorption for efficient uranium removal at ultra-low cell voltage [J].
Chen, Jiaqi ;
Gao, Jianzhang ;
Liu, Yu ;
Lv, Huitao ;
Han, Jingru ;
Yan, Yongde ;
Ma, Fuqiu ;
Chen, Qi ;
Xue, Yun .
CHEMICAL ENGINEERING JOURNAL, 2025, 507
[47]   Efficient ultra-low voltage electrolysis of CO2 coupling with hydrazine oxidation degradation [J].
Pan, Weifan ;
Yuan, Jun ;
Wang, Peng ;
Wang, Jun ;
Zhao, Yong ;
Wang, Genxiang ;
Yu, Hai ;
Wen, Zhenhai .
APPLIED CATALYSIS B-ENVIRONMENT AND ENERGY, 2024, 351
[48]   Ultra-Low Voltage Mixed TFET-MOSFET 8T SRAM Cell [J].
Chen, Yin-Nien ;
Fan, Ming-Long ;
Hu, Vita Pi-Ho ;
Su, Pin ;
Chuang, Ching-Te .
PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, :255-258
[49]   Impact of Process Variation in Inductive Integrated Voltage Regulator on Delay and Power of Digital Circuits [J].
Kar, Monodeep ;
Carlo, Sergio ;
Krishnamurthy, Harish ;
Mukhopadhyay, Saibal .
PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, :227-232
[50]   A Power and Area Efficient Ultra-Low Voltage Laplacian Pyramid Processing Engine With Adaptive Data Compression [J].
Zeinolabedin, Seyed Mohammad Ali ;
Zhou, Jun ;
Kim, Tony Tae-Hyoung .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) :1690-1700