Analysis of Ultra-Low Voltage Digital Circuits Over Process Variations

被引:0
作者
Arthurs, Aaron [1 ]
Di, Jia [1 ]
机构
[1] Univ Arkansas, Fayetteville, AR 72701 USA
来源
2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT) | 2012年
关键词
ultra-low voltage; process variation; leakage current; Schmitt-trigger; asynchronous logic; digital circuit;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ultra-low voltage electronics is a subject that introduces unique issues. Problems such as process variation adversely affect digital electronics at ultra-low voltages. Signal integrity and systematic timing strongly influence low-voltage digital designs because of the low static noise margin. Candidate solutions include Schmitt-trigger gate design and asynchronous paradigm such as the NULL Convention Logic. Four gate libraries are constructed for comparison between static CMOS and Schmitt-trigger gate design, and between synchronous and asynchronous logic gates. A small test circuitis implemented to measure success rate, active energy, leak age power, and threshold under process variation. Results show that process variation strongly affects ultra-low voltage electronics and that Schmitt-trigger gate design and NULL Convention Logic are effective solutions for deep subthreshold operation.
引用
收藏
页数:3
相关论文
共 50 条
[21]   A Novel Ultra-Low Voltage Fully Synthesizable Comparator exploiting NAND Gates [J].
Della Sala, Riccardo ;
Bocciarelli, Cristian ;
Centurelli, Francesco ;
Spinogatti, Valerio ;
Trifiletti, Alessandro .
2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, :21-24
[22]   Pipeline Strategy for Improving Optimal Energy Efficiency in Ultra-Low Voltage Design [J].
Seok, Mingoo ;
Jeon, Dongsuk ;
Chakrabarti, Chaitali ;
Blaauw, David ;
Sylvester, Dennis .
PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, :990-995
[23]   Energy-efficient switching scheme for ultra-low voltage SAR ADC [J].
Aidong Wu ;
Jianhui Wu ;
Jun Huang .
Analog Integrated Circuits and Signal Processing, 2017, 90 :507-511
[24]   Multi-Voltage Domain Power Distribution Network for Optimized Ultra-Low Voltage Clock Delivery [J].
Hossain, Md Shazzad ;
Savidis, Ioannis .
2018 NINTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2018,
[25]   Enhancing Performance of Ultra-Low Voltage Body-Driven Comparators through Clocked Supply Voltage [J].
Della Sala, Riccardo ;
Bocciarelli, Cristian ;
Spinogatti, Valerio ;
Centurelli, Francesco ;
Trifiletti, Alessandro .
2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
[26]   Design and Performance Analysis of Ultra-Low Voltage Rail-to-Rail Comparator in 130 nm CMOS Technology [J].
Nagy, L. ;
Arbet, D. ;
Kovac, M. ;
Potocny, M. ;
Stopjakova, V .
2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, :51-54
[27]   Evaluation of Stability, Performance of Ultra-Low Voltage MOSFET, TFET, and Mixed TFET-MOSFET SRAM Cell With Write-Assist Circuits [J].
Chen, Yin-Nien ;
Fan, Ming-Long ;
Hu, Vita Pi-Ho ;
Su, Pin ;
Chuang, Ching-Te .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2014, 4 (04) :389-399
[28]   Exploring a homotopy approach for the design of nanometer digital circuits tolerant to process variations [J].
Dominguez Rodriguez, Gilberto ;
Luis Garcia-Gervacio, Jose ;
Vazquez Leal, Hector .
IEICE ELECTRONICS EXPRESS, 2018, 15 (14)
[29]   Design Margin Elimination Through Robust Timing Error Detection at Ultra-Low Voltage [J].
Reyserhove, Hans ;
Dehaene, Wim .
2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
[30]   130 nm CMOS Fully Differential SC Filter for Ultra-Low Voltage Σ-Δ Converter [J].
Maljar, David ;
Arbet, Daniel ;
Stopjakova, Viera .
2020 25TH INTERNATIONAL CONFERENCE ON APPLIED ELECTRONICS (AE), 2020, :77-80