Adaptive 3D-IC TSV Fault Tolerance Structure Generation

被引:13
作者
Chen, Song [1 ]
Xu, Qi [1 ]
Yu, Bei [2 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230027, Anhui, Peoples R China
[2] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Peoples R China
基金
中国国家自然科学基金;
关键词
3-D integrated circuit (3D-IC); fault-tolerance; through silicon via (TSV) planning; TSV yield; DESIGN; ICS; REPAIR; YIELD;
D O I
10.1109/TCAD.2018.2824284
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In 3-D integrated circuits (3D-ICs), through silicon via (TSV) is a critical technique in providing vertical connections. However, the yield is one of the key obstacles to adopt the TSV-based 3D-ICs technology in industry. Various fault-tolerance structures using spare TSVs to repair faulty functional TSVs have been proposed in literature for yield and reliability enhancement, but a valid structure cannot always be found due to the lack of effective generation methods for fault-tolerance structures. In this paper, we focus on the problem of adaptive fault-tolerance structure (AFTS) generation. Given the relations between functional TSVs and spare TSVs, we first calculate the maximum number of tolerant faults in each TSV group. Then we propose an integer linear programming-based model to construct the AFTS with minimal multiplexer delay overhead and hardware cost. We further develop a speed-up technique through an efficient min-cost-max-flow model. All the proposed methodologies are embedded in a top-down TSV planning framework to form functional TSV groups and generate AFTSs. Experimental results show that, compared with state-of-the-art, the number of spare TSVs used for fault tolerance can be effectively reduced.
引用
收藏
页码:949 / 960
页数:12
相关论文
共 23 条
[1]  
[Anonymous], 2002, COMBINATORIAL OPTIMI
[2]   Fixed-outline floorplanning: Block-position enumeration and a new method for calculating area costs [J].
Chen, Song ;
Yoshimura, Takeshi .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (05) :858-871
[3]   Multi-layer floorplanning for stacked ICs: Configuration number and fixed-outline constraints [J].
Chen, Song ;
Yoshimura, Takeshi .
INTEGRATION-THE VLSI JOURNAL, 2010, 43 (04) :378-388
[4]   Cost-Effective Integration of Three-Dimensional (3D) ICs Emphasizing Testing Cost Analysis [J].
Chen, Yibo ;
Niu, Dimin ;
Xie, Yuan ;
Chakrabarty, Krishnendu .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :471-476
[5]   Novel Spare TSV Deployment for 3-D ICs Considering Yield and Timing Constraints [J].
Chen, Yu-Guang ;
Wen, Wan-Yu ;
Shi, Yiyu ;
Hon, Wing-Kai ;
Chang, Shih-Chieh .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (04) :577-588
[6]  
Chou CW, 2010, 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), P104, DOI 10.1109/VDAT.2010.5496702
[7]   Strategies for improving the parametric yield and profits of 3D ICs [J].
Ferri, Cesare ;
Reda, Sherief ;
Bahar, R. Iris .
IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, :220-226
[8]  
Jiang L, 2012, DES AUT TEST EUROPE, P793
[9]   On Effective Through-Silicon Via Repair for 3-D-Stacked ICs [J].
Jiang, Li ;
Xu, Qiang ;
Eklow, Bill .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) :559-571
[10]   Yield Enhancement for 3D-Stacked Memory by Redundancy Sharing across Dies [J].
Jiang, Li ;
Ye, Rong ;
Xu, Qiang .
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, :230-234