Power Clock Generator design Using Delay Locked Loop For Adiabatic Logic

被引:0
|
作者
Pittala, Suresh Kumar [1 ]
Rani, A. Jhansi [2 ]
机构
[1] Acharya Nagarjuna Univ, Guntur 522510, Andhra Prades, India
[2] Velagapudi Ramakrishna Siddhartha Engn Coll, Dept ECE, Vijayawada, India
关键词
Adiabatic logic; Power Clock; Phase Combiner; CMOS; DLL; CMOS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Adiabatic circuits operate with low power consumption due to the retrieval of charge stored in the load capacitances of the circuits. The circuits are becoming a promising alternative to Bulk CMOS electronic circuits. The adiabatic logic families use CLOCK as power supply to the circuits whereas Bulk CMOS Circuits use constant voltage source. This paper presents an implementation of a power clock generator using delay locked loop for adiabatic circuit. The paper presents the detail implementation issues in the power clock generator design. The proposed design uses a Phase combiner which generates the power clock of frequency greater than 1 GHz. The extended version using FinFET based architecture will be proposed in future. The simulations are carried out in HSPICE using predictive technology models in 32nm.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Fractional-N multiplying delay-locked loop with delay-locked loop-based injection clock generation
    Jee, D. -W.
    ELECTRONICS LETTERS, 2016, 52 (09) : 694 - U86
  • [22] A fast-lock wide-range delay-locked loop using frequency-range selector for multiphase clock generator
    Cheng, Kuo-Hsing
    Lo, Yu-Lung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 561 - 565
  • [23] Power-Clock Generator Impact on the Performance of NEM-Based Quasi-Adiabatic Logic Circuits
    Houri, Samer
    Billiot, Gerard
    Belleville, Marc
    Valentian, Alexandre
    Fanet, Herve
    REVERSIBLE COMPUTATION, RC 2015, 2015, 9138 : 267 - 272
  • [24] Clock-deskew buffer using a SAR-Controlled delay-locked loop
    Dehng, GK
    Hsu, JM
    Yang, CY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1128 - 1136
  • [25] A semi-digital delay locked loop for clock skew minimization
    Park, J
    Koo, Y
    Kim, W
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 584 - 588
  • [26] A novel delay-locked loop based CMOS clock multiplier
    Birru, D
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (04) : 1319 - 1322
  • [27] A fractional delay-locked loop for on chip clock generation applications
    Torkzadeh, P.
    Tajalli, A.
    Atarodi, M.
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1300 - 1303
  • [28] Pass-transistor adiabatic logic using single power-clock supply
    Oklobdzija, VG
    Maksimovic, D
    Lin, FC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10): : 842 - 846
  • [29] Clock aligner based on delay locked loop with double edge synchronization
    Stojcev, Mile
    Jovanovic, Goran
    MICROELECTRONICS RELIABILITY, 2008, 48 (01) : 158 - 166
  • [30] Investigation of the Power-Clock Network Impact on Adiabatic Logic
    Jeanniot, Nicolas
    Todri-Sanial, Aida
    Nouet, Pascal
    Pillonnet, Gael
    Fanet, Herve
    2016 IEEE 20TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2016,