Power Clock Generator design Using Delay Locked Loop For Adiabatic Logic

被引:0
|
作者
Pittala, Suresh Kumar [1 ]
Rani, A. Jhansi [2 ]
机构
[1] Acharya Nagarjuna Univ, Guntur 522510, Andhra Prades, India
[2] Velagapudi Ramakrishna Siddhartha Engn Coll, Dept ECE, Vijayawada, India
关键词
Adiabatic logic; Power Clock; Phase Combiner; CMOS; DLL; CMOS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Adiabatic circuits operate with low power consumption due to the retrieval of charge stored in the load capacitances of the circuits. The circuits are becoming a promising alternative to Bulk CMOS electronic circuits. The adiabatic logic families use CLOCK as power supply to the circuits whereas Bulk CMOS Circuits use constant voltage source. This paper presents an implementation of a power clock generator using delay locked loop for adiabatic circuit. The paper presents the detail implementation issues in the power clock generator design. The proposed design uses a Phase combiner which generates the power clock of frequency greater than 1 GHz. The extended version using FinFET based architecture will be proposed in future. The simulations are carried out in HSPICE using predictive technology models in 32nm.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Clock Generator Based on Multiplying Delay-Locked Loop
    Hwang, Chorng-Sii
    Chu, Ting-Li
    Chen, Wen-Cheng
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 98 - 102
  • [2] Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
    Cho, Seung-Il
    Kim, Seong-Kweon
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [3] Design of a Low Power Delay Locked Loop based Clock and Data Recovery Circuit
    Kumar, Vivek
    Khosla, Mamta
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [4] Four-phase power clock generator for adiabatic logic circuits
    Bargagli-Stoffi, A
    Iannaccone, G
    Di Pascoli, S
    Amirante, E
    Schmitt-Landsiedel, D
    ELECTRONICS LETTERS, 2002, 38 (14) : 689 - 690
  • [5] Multimode clock generation using delay-locked loop
    Susplugas, O
    Philippe, P
    ELECTRONICS LETTERS, 2003, 39 (04) : 347 - 349
  • [6] Scalable Resonant Power Clock Generation for Adiabatic Logic Design
    Kuttappa, Ragh
    Filippini, Leo
    Sica, Nicholas
    Taskin, Baris
    2021 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2021), 2021, : 338 - 342
  • [7] Impact of Adiabatic Logic Families on the Power-Clock Generator Energy Efficiency
    Maheshwari, Sachin
    Kale, I.
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 25 - 28
  • [8] Timing Generator Using Dual Delay-Locked Loop
    Hwang, Chorng-Sii
    Chen, Ke-Han
    Tsao, Hen-Wai
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 428 - 430
  • [9] Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator
    Kanungo, Jitendra
    Dasgupta, S.
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [10] Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator
    Jitendra Kanungo
    SDasgupta
    Journal of Semiconductors, 2014, 35 (09) : 101 - 107