Synchronous 8-bit Non-Volatile Full-Adder based on Spin Transfer Torque Magnetic Tunnel Junction

被引:44
|
作者
Deng, Erya [1 ,2 ,3 ,4 ]
Zhang, Yue [1 ,2 ,5 ]
Kang, Wang [1 ,2 ,5 ]
Dieny, Bernard [6 ,7 ]
Klein, Jacques-Olivier [1 ,2 ]
Prenat, Guillaume [6 ,7 ]
Zhao, Weisheng [1 ,2 ,5 ]
机构
[1] Univ Paris 11, IEF, F-91405 Orsay, France
[2] CNRS, UMR8622, F-91405 Orsay, France
[3] CEA, UJF, SPINTEC, F-91405 Orsay, France
[4] CNRS, UMR8191, F-91405 Orsay, France
[5] Beihang Univ, Sch Elect & Informat, Beijing 100191, Peoples R China
[6] CEA, UJF, SPINTEC, F-38054 Grenoble, France
[7] CNRS, UMR8191, F-38054 Grenoble, France
关键词
3-D integration; 8-bit flip-flop; 8-bit full-adder; full non-volatility; STT-MTJ; synchronous; DEVICES;
D O I
10.1109/TCSI.2015.2423751
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the continuous shrinking of technology node, conventional CMOS logic circuits suffer from high power issues due to both increasing leakage current and long traffic delay. Hybrid non-volatile (NV) logic-in-memory architecture, where emerging NV memories are distributed over a logic-circuit plane, has been widely investigated to overcome these limitations. Magnetic tunnel junction (MTJ) is considered as one of the most promising NV candidates thanks to its non-volatility, fast access speed, infinite endurance and easy 3-D integration with CMOS technology. Recently, several 1-bit NV full-adder (FA) structures using MTJ have been proposed to build low-power high-density arithmetic/logic unit for processors. However, one of their major disadvantages is partial non-volatility since they only use MTJs as one of their operands. For the purpose of extending 1-bit NV-FA to multi-bit structure and realizing full non-volatility, synchronous 8-bit NV-FA architecture is presented in this paper, where all the input signals are stored in MTJs instead of CMOS registers. Three possible structures are proposed with respect to different locations of NV data. By using an industrial CMOS 28 nm design kit and a MTJ compact model, we validated their functionalities and compared their performances in terms of power consumption and area, etc.
引用
收藏
页码:1757 / 1765
页数:9
相关论文
共 50 条
  • [41] Variation-tolerant Non-volatile Ternary Content Addressable Memory with Magnetic Tunnel Junction
    Cho, Dooho
    Kim, Kyungmin
    Yoo, Changsik
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (03) : 458 - 464
  • [42] Compact HSPICE Model of Magnetic Tunnel Junction Based on Voltage-Driven Spin-Transfer Torque
    Demin, G. D.
    Gusev, E. E.
    Popkov, A. F.
    Stepanov, P. A.
    Djuzhev, N. A.
    2016 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2016,
  • [43] A novel macro-model for spin-transfer-torque based magnetic-tunnel-junction elements
    Lee, Seungyeon
    Lee, Hyunjoo
    Kim, Sojeong
    Lee, Seungjun
    Shin, Hyungsoon
    SOLID-STATE ELECTRONICS, 2010, 54 (04) : 497 - 503
  • [44] Reliability-Based Optimization of Spin-Transfer Torque Magnetic Tunnel Junction Implication Logic Gates
    Mahmoudi, H.
    Windbacher, Th.
    Sverdlov, V.
    Selberherr, S.
    FUNCTIONAL NANOMATERIALS AND DEVICES VII, 2014, 854 : 89 - 95
  • [45] Dynamics of spin oscillation in double barrier synthetic antiferromagnet based magnetic tunnel junction in presence of spin-transfer torque
    Devi, Reeta
    Dutta, Nimisha
    Boruah, Arindam
    Acharjee, Saumen
    JOURNAL OF APPLIED PHYSICS, 2024, 136 (17)
  • [46] High-Performance Low-Power Magnetic Tunnel Junction Based Non-Volatile Flip-Flop
    Na, Taehui
    Ryu, Kyungho
    Kim, Jisu
    Jung, Seong-Ook
    Kim, Jung Pill
    Kang, Seung H.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1953 - 1956
  • [47] A Robust 8-Bit Non-Volatile Computing-in-Memory Core for Low-Power Parallel MAC Operations
    Zhang, Sai
    Huang, Kejie
    Shen, Haibin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1867 - 1880
  • [48] Design of Non-Volatile 4T-2Magnetic Tunnel Junction Based Random Access Memory Cell
    Kushwah, Ankit Singh
    Akashe, Shyam
    2014 INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2014, : 364 - 368
  • [49] Reliability analysis of hybrid spin transfer torque magnetic tunnel junction/CMOS majority voters
    Slimani, M.
    Butzen, P.
    Naviner, L.
    Wang, Y.
    Cai, H.
    MICROELECTRONICS RELIABILITY, 2016, 64 : 48 - 53
  • [50] Compact model of magnetic tunnel junction with stochastic spin transfer torque switching for reliability analyses
    Wang, Y.
    Zhang, Y.
    Deng, E. Y.
    Klein, J. O.
    Naviner, L. A. B.
    Zhao, W. S.
    MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1774 - 1778