Synchronous 8-bit Non-Volatile Full-Adder based on Spin Transfer Torque Magnetic Tunnel Junction

被引:44
|
作者
Deng, Erya [1 ,2 ,3 ,4 ]
Zhang, Yue [1 ,2 ,5 ]
Kang, Wang [1 ,2 ,5 ]
Dieny, Bernard [6 ,7 ]
Klein, Jacques-Olivier [1 ,2 ]
Prenat, Guillaume [6 ,7 ]
Zhao, Weisheng [1 ,2 ,5 ]
机构
[1] Univ Paris 11, IEF, F-91405 Orsay, France
[2] CNRS, UMR8622, F-91405 Orsay, France
[3] CEA, UJF, SPINTEC, F-91405 Orsay, France
[4] CNRS, UMR8191, F-91405 Orsay, France
[5] Beihang Univ, Sch Elect & Informat, Beijing 100191, Peoples R China
[6] CEA, UJF, SPINTEC, F-38054 Grenoble, France
[7] CNRS, UMR8191, F-38054 Grenoble, France
关键词
3-D integration; 8-bit flip-flop; 8-bit full-adder; full non-volatility; STT-MTJ; synchronous; DEVICES;
D O I
10.1109/TCSI.2015.2423751
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the continuous shrinking of technology node, conventional CMOS logic circuits suffer from high power issues due to both increasing leakage current and long traffic delay. Hybrid non-volatile (NV) logic-in-memory architecture, where emerging NV memories are distributed over a logic-circuit plane, has been widely investigated to overcome these limitations. Magnetic tunnel junction (MTJ) is considered as one of the most promising NV candidates thanks to its non-volatility, fast access speed, infinite endurance and easy 3-D integration with CMOS technology. Recently, several 1-bit NV full-adder (FA) structures using MTJ have been proposed to build low-power high-density arithmetic/logic unit for processors. However, one of their major disadvantages is partial non-volatility since they only use MTJs as one of their operands. For the purpose of extending 1-bit NV-FA to multi-bit structure and realizing full non-volatility, synchronous 8-bit NV-FA architecture is presented in this paper, where all the input signals are stored in MTJs instead of CMOS registers. Three possible structures are proposed with respect to different locations of NV data. By using an industrial CMOS 28 nm design kit and a MTJ compact model, we validated their functionalities and compared their performances in terms of power consumption and area, etc.
引用
收藏
页码:1757 / 1765
页数:9
相关论文
共 50 条
  • [1] Low Power Magnetic Full-Adder Based on Spin Transfer Torque MRAM
    Deng, Erya
    Zhang, Yue
    Klein, Jacques-Olivier
    Ravelsona, Dafine
    Chappert, Claude
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2013, 49 (09) : 4982 - 4987
  • [2] Approximate Computing in MOS/Spintronic Non-Volatile Full-Adder
    Cai, Hao
    Wang, You
    Naviner, Lirida A. B.
    Wang, Zhaohao
    Zhao, Weisheng
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 203 - 208
  • [3] Fully Nonvolatile and Low Power Full Adder Based on Spin Transfer Torque Magnetic Tunnel Junction With Spin-Hall Effect Assistance
    Amirany, Abdolah
    Rajaei, Ramin
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (12)
  • [4] Bit-Cell Level Optimization for Non-volatile Memories Using Magnetic Tunnel Junctions and Spin-Transfer Torque Switching
    Fong, Xuanyao
    Choday, Sri Harsha
    Roy, Kaushik
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2012, 11 (01) : 172 - 181
  • [5] High-Frequency Low-Power Magnetic Full-Adder Based on Magnetic Tunnel Junction With Spin-Hall Assistance
    Deng, Erya
    Wang, Zhaohao
    Klein, Jacques-Olivier
    Prenat, Guillaume
    Dieny, Bernard
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2015, 51 (11)
  • [6] NON-VOLATILE 8-BIT ASYNCHRONOUS COUNTER AND ITS APPLICATIONS
    BRICE, JM
    MACKOWIAK, E
    NOCA, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (03) : 355 - 362
  • [7] Magneto-Electric Magnetic Tunnel Junction as Process Adder for Non-Volatile Memory Applications
    Sharma, Nishtha
    Marshall, Andrew
    Bird, Jonathan
    Dowben, Peter
    2015 IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS), 2015,
  • [8] Parallel-Prefix Adder in Spin-Orbit Torque Magnetic RAM for High Bit-Width Non-Volatile Computation
    Li, Ximing
    Jin, Xing
    Chen, Weichong
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 761 - 765
  • [9] Non-Volatile and High-Performance Cascadable Spintronic Full-Adder With No Sensitivity to Input Scheduling
    Raouf, Mina
    Timarchi, Somayeh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (06) : 2236 - 2240
  • [10] An 8-bit Radix-4 Non-Volatile Parallel Multiplier
    Fu, Chengjie
    Zhu, Xiaolei
    Huang, Kejie
    Gu, Zheng
    ELECTRONICS, 2021, 10 (19)