Low-power scan testing and test data compression tor system-on-a-chip

被引:80
作者
Chandra, A [1 ]
Chakrabarty, K [1 ]
机构
[1] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
embedded core testing; Golomb codes; power reduction; precomputed test sets; scan testing; switching activity; test set encoding;
D O I
10.1109/43.998630
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Test data volume and power consumption for scan vectors are two major problems in system-on-a-chip testing. Since static compaction of scan vectors invariably leads to higher power for scan testing, the conflicting goals of low-power scan testing and reduced test data volume appear to be irreconcilable. We tackle this problem by, using test data compression to reduce both test data volume and scan power. In particular, we show that Golomb coding of precomputed test sets leads to significant savings in peak and average power, without requiring either a slower scan clock or blocking logic in the scan cells. We also improve upon prior work on Golomb coding by showing that a separate cyclical scan register is not necessary for pattern decompression. Experimental results for the larger ISCAS89 benchmarks show that reduced test data volume and low power scan testing can indeed be achieved in all cases.
引用
收藏
页码:597 / 604
页数:8
相关论文
共 24 条
[1]  
[Anonymous], P INT TEST CO
[2]  
Chakrabarty K., 2000, Proceedings 18th IEEE VLSI Test Symposium, P127, DOI 10.1109/VTEST.2000.843836
[3]   Test scheduling for core-based systems using mixed-integer linear programming [J].
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (10) :1163-1174
[4]   Design of system-on-a-chip test access architectures under place-and-route and power constraints [J].
Chakrabarty, K .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :432-437
[5]   Optimal test access architectures for system-on-a-chip [J].
Chakrabarty, K .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2001, 6 (01) :26-49
[6]  
Chandra A, 2001, IEEE VLSI TEST SYMP, P42, DOI 10.1109/VTS.2001.923416
[7]  
Chandra A., 2000, Proceedings 18th IEEE VLSI Test Symposium, P113, DOI 10.1109/VTEST.2000.843834
[8]   Efficient test data compression and decompression for system-on-a-chip using internal scan chains and Golomb coding [J].
Chandra, A ;
Chakrabarty, K .
DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, :145-149
[9]   System-on-a-chip test-data compression and decompression architectures based on Golomb codes [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) :355-368
[10]  
Chandra A, 2001, IEEE DES TEST COMPUT, V18, P80, DOI 10.1109/54.953275