Improved Analog Performance of Strained Si n-MOSFETs on Thin SiGe Strained Relaxed Buffers

被引:2
|
作者
Alatise, O. M. [1 ]
Kwa, K. S. K. [1 ]
Olsen, S. H. [1 ]
O'Neill, A. G. [1 ]
机构
[1] Univ Newcastle, Sch Elect Elect & Comp Engn, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
关键词
D O I
10.1109/ESSDERC.2008.4681708
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Strained Si/SiGe devices offer a route to high speed digital devices. Analog design trade-offs can also be improved using strained Si if device self-heating can be controlled; strained Si is generated using a strain relaxed buffer (SRB) of SiGe which has a lower thermal conductivity compared with bulk Si. In this work the impact of the SiGe SRB thickness on the analog performance of strained Si nMOSFETs is investigated. The negative drain conductance caused by self heating at high power levels leads to negative self gain and anomalous circuit behavior in terms of non-linear phase shafts. By using ac and dc measurements we show that by reducing the SRB thickness self-heating effects are significantly lower and the analog design space is improved The range of gate voltages that leverage positive self gain in 100 nm strained Si MOSFETs fabricated on 425 nm SiGe SRBs is increased by 100% compared with strained Si devices fabricated on conventional SRBs 4 pm thick. Guidelines for the maximum SRB thicknesses required to obtain positive self gain for highly scaled technology generations where self-heating effects increase are presented. For a 22 nm technology node, the SRB thickness should not exceed 20 nm for 1.5 V drain voltage and gate overdrive. The thin SRB is grown using a C-layer and does not compromise any aspect of device performance.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [41] Design and simulation of strained Si/SiGe dual channel MOSFETs
    Goyal, Puneet
    Moon, James E.
    Kurinec, Santosh K.
    2007 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, VOLS 1 AND 2, 2007, : 327 - +
  • [42] Sub-micron strained Si:SiGe heterostructure MOSFETs
    Clifton, PA
    Lavelle, SJ
    ONeill, AG
    MICROELECTRONICS JOURNAL, 1997, 28 (6-7) : 691 - 701
  • [43] The low-frequency noise of strained silicon n-MOSFETs
    Simoen, E
    Eneman, G
    Verheyen, P
    Delhougne, R
    Rooyackers, R
    Loo, R
    Vandervorst, W
    De Meyer, K
    Claeys, C
    NOISE AND FLUCTUATIONS, 2005, 780 : 187 - 190
  • [44] Fully depleted n-MOSFETs on supercritical thickness strained SOI
    Lauer, I
    Langdo, TA
    Cheng, ZY
    Fiorenza, JG
    Braithwaite, G
    Currie, AT
    Leitz, CW
    Lochtefeld, A
    Badawi, H
    Bulsara, MT
    Somerville, M
    Antoniadis, DA
    IEEE ELECTRON DEVICE LETTERS, 2004, 25 (02) : 83 - 85
  • [45] Insight into the aggravated lifetime reliability in advanced MOSFETs with strained-Si channels on SiGe strain-relaxed buffers due to self-heating
    Agaiby, Rimoon
    O'Neill, Anthony G.
    Olsen, Sarah H.
    Eneman, Geert
    Verheyen, Peter
    Loo, Roger
    Claeys, Cor
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1568 - 1573
  • [46] N+/P and P+/N junctions in strained Si on strain relaxed SiGe buffers: the effect of defect density and layer structure
    Eneman, G
    Simoen, E
    Delhougne, R
    Verheyen, P
    Ries, M
    Loo, R
    Caymax, M
    Vandervorst, W
    De Meyer, K
    SEMICONDUCTOR DEFECT ENGINEERING-MATERIALS, SYNTHETIC STRUCTURES AND DEVICES, 2005, 864 : 119 - 124
  • [47] Simulation and modelling of transport properties in strained-Si and strained-Si/SiGe-on-insulator MOSFETs
    Roldán, JB
    Gámiz, F
    SOLID-STATE ELECTRONICS, 2004, 48 (08) : 1347 - 1355
  • [48] Electron mobility enhancement characteristics and its temperature dependence in strained-Si n-MOSFETs
    Institute of Microelectronics, Tsinghua University, Beijing 100084, China
    Guti Dianzixue Yanjiu Yu Jinzhan, 2007, 4 (436-439):
  • [49] Optimization of alloy composition for high-performance strained-Si-SiGe n-channel MOSFETs
    Olsen, SH
    O'Neill, AG
    Driscoll, LS
    Chattopadhyay, S
    Kwa, KSK
    Waite, AM
    Tang, YT
    Evans, AGR
    Zhang, J
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (07) : 1156 - 1163
  • [50] Impact of virtual substrate quality on performance enhancements in strained Si/SiGe heterojunction n-channel MOSFETs
    Olsen, SH
    O'Neill, AG
    Norris, DJ
    Cullis, AG
    Fobelets, K
    Kemhadjian, HA
    SOLID-STATE ELECTRONICS, 2003, 47 (08) : 1289 - 1295