A Harmonic-Free Cell-Based All-Digital Delay-Locked Loop for Die-to-Die Clock Synchronization of 3-D IC

被引:0
作者
Xu, Tailong [1 ]
Xue, Feng [2 ]
Cai, Zhikuang [3 ]
Liu, Xinning [4 ]
Meng, Shuo [1 ]
机构
[1] Hefei Univ, Dept Elect Informat & Elect Engn, Hefei 230601, Anhui, Peoples R China
[2] Anhui Sanlian Univ, Sch Elect & Elect Engn, Hefei 230601, Anhui, Peoples R China
[3] Nanjing Univ Posts & Telecommun, Coll Elect Sci & Engn, Nanjing 210003, Jiangsu, Peoples R China
[4] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing 210096, Jiangsu, Peoples R China
来源
2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON) | 2017年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A wide-range and harmonic-free cell-based all-digital delay-locked loop (ADDLL) is proposed for die-to-die clock synchronization of three-dimensional integrated circuits (3-D ICs). The proposed ADDLL can tolerate delay variations between through silicon vias (TSVs) and synchronize the clock signals between vertically stacked dies of a given 3-D IC. It uses resettable digital-controlled delay lines (DCDLs) to solve the harmonic-locking problem, and adopts successive approximation register-controlled (SAR) scheme to shorten the lock process. Designed in 65nm CMOS low power standard cell library, the total layout active area is 133 mu m x 133 mu m. The simulation results show that the operating frequency is from 112MHz to 1.5GHz, the lock time is constant 62 cycles of the input clock, and the power consumption is estimated to be 1.1mW at 1.2V supply voltage and 1.5GHz clock frequency.
引用
收藏
页码:167 / 170
页数:4
相关论文
共 7 条
[1]  
Chung C. C., 2014, INJURY PREV, P1
[2]   Clock-deskew buffer using a SAR-Controlled delay-locked loop [J].
Dehng, GK ;
Hsu, JM ;
Yang, CY ;
Liu, SI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) :1128-1136
[3]   A Harmonic-Free All Digital Delay-Locked Loop Using an Improved Fast-Locking Successive Approximation Register-Controlled Scheme [J].
Huang, Kai ;
Cai, Zhikuang ;
Chen, Xin ;
Shi, Longxing .
IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (12) :1541-1544
[4]   Die-to-Die Clock Synchronization for 3-D IC Using Dual Locking Mechanism [J].
Ke, Ji-Wei ;
Huang, Shi-Yu ;
Tzeng, Chao-Wen ;
Kwai, Ding-Ming ;
Chou, Yung-Fa .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (04) :908-917
[5]  
Kim D. H., 2013, IEEE T VERY LARGE SC, V5, P862
[6]   A 247 μW 800 Mb/s/pin DLL-Based Data Self-Aligner for Through Silicon via (TSV) Interface [J].
Lim, Soo-Bin ;
Lee, Hyun-Woo ;
Song, Junyoung ;
Kim, Chulwoo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (03) :711-723
[7]  
Yao C. Y., 2015, IEEE T VERY LARGE SC, V3, P567