Digital current mode control architecture with improved performance for DC-DC converters

被引:10
作者
Li, Jian [1 ]
Lee, Fred C. [1 ]
机构
[1] Virginia Polytech Inst & State Univ, Ctr Power Elect Syst, Bradley Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
来源
APEC 2008: TWENTY-THIRD ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-4 | 2008年
关键词
D O I
10.1109/APEC.2008.4522857
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Designing a low cost, high performance digital controller is still a challenging work in the power electronics field. One of the keys to address this issue is to select the suitable digital control architecture. At present, voltage mode control architecture is widely used in the digital controller IC. But the unpredicted limit cycle due to the nonlinearity of ADC and DPWM is one of major issues in this architecture. This paper introduces a digital current mode control architecture which can well limit the oscillation amplitude, so that it can greatly reduce the design challenge for the digital controller IC by getting rid of the high resolution DPWM. Moreover, proposed adaptive ramp design can further improve system performance. Simulation and experiment results are presented to verify proposed ideas.
引用
收藏
页码:1087 / 1092
页数:6
相关论文
共 20 条
  • [1] Athalye P., 2004, IEEE Power Electronics Letters, V2, P113, DOI 10.1109/LPEL.2004.841493
  • [2] BIBIAN S, 2001, HIGH PERFORMANCE PRE, P67
  • [3] CHATTOPADHYAY S, 2005, DIGITAL CURRENT MODE, P885
  • [4] Predictive digital current programmed control
    Chen, JQ
    Prodic, A
    Erickson, RW
    Maksimovic, D
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2003, 18 (01) : 411 - 419
  • [5] FOLEY RF, P APEC 05, P1412
  • [6] GARCEA G, 2005, P 11 EUR C POW EL AP
  • [7] GODER D, 1998, Patent No. 5770940
  • [8] Goder D., 1996, P HFPC, P19
  • [9] KELLY A, POW EL SPEC C 2005 J, P1458
  • [10] LI J, MODELING CONST UNPUB