30 nm Tungsten gates etched by a low damage ICP etching for the fabrication of compound semiconductor transistors

被引:14
作者
Li, X. [1 ]
Cao, X. [1 ]
Zhou, H. [1 ]
Wilkinson, C. D. W. [1 ]
Thoms, S. [1 ]
Macintyre, D. [1 ]
Holland, M. [1 ]
Thayne, I. G. [1 ]
机构
[1] Univ Glasgow, Dept Elect & Elect Engn, Nanoelect Res Ctr, Glasgow G12 8LT, Lanark, Scotland
基金
英国工程与自然科学研究理事会;
关键词
inductively coupled plasma etching; ICP; tungsten; HEMT; compound semiconductor device fabrication;
D O I
10.1016/j.mee.2006.01.073
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates high resolution, low damage dry etching of tungsten, a suitable candidate for gate metallization in compound semiconductor based high mobility channel device, by using a Surface Technology Systems Ltd. (STS) inductively coupled plasma (ICP) etching system with SF6 and C4F8 process gases. Low stress tungsten films with thicknesses in the range 100-200 nm were deposited on GaAs substrates for the etching tests using a Plassys MP900S sputter coater. To evaluate the plasma-induced damage in the ICP etching process, GaAs based high electron mobility transistor (HEMT) type layer structures with channels buried less than 20 nm from the surface, were grown by molecular beam epitaxy (MBE). Subsequently, Van der Pauw (VdP) structures were fabricated to enable determination of the impact of the etching on room temperature sheet resistivity, carrier concentration and electron mobility. The investigation of the effect of various etching parameters on the profile, minimum feature size and electrical damage has led to a low damage ICP etching process with minimum feature size of 25 nm, which is suitable for the fabrication of compound semiconductor based high mobility channel devices. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:1152 / 1154
页数:3
相关论文
共 12 条
  • [1] REACTIVE ION ETCHING OF TUNGSTEN FILMS SPUTTER DEPOSITED ON GAAS
    ADACHI, S
    SUSA, N
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1985, 132 (12) : 2980 - 2989
  • [2] HIGHLY ANISOTROPIC ETCHING OF SUBMICROMETER FEATURES ON TUNGSTEN
    BOUNASRI, F
    GAT, E
    CHAKER, M
    MOISAN, M
    MARGOT, J
    RAVET, MF
    [J]. JOURNAL OF APPLIED PHYSICS, 1995, 78 (11) : 6780 - 6783
  • [3] CAO X, 2005, EIPBN 2005
  • [4] STUDY OF W/TI TRIODE PLASMA-ETCHING
    COULON, JF
    TURBAN, G
    RABINZOHN, P
    JEANNEROT, L
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1992, 10 (05): : 3076 - 3085
  • [5] High resolution inductively coupled plasma etching of 30 nm lines and spaces in tungsten and silicon
    Goodyear, AL
    Mackenzie, S
    Olynick, DL
    Anderson, EH
    [J]. JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (06): : 3471 - 3475
  • [6] SELF-ALIGNED TECHNOLOGY FOR TUNGSTEN-CONTACTED INP-BASED ETCHED MESA LASER DEVICES
    KATZ, A
    PEARTON, SJ
    GEVA, M
    [J]. APPLIED PHYSICS LETTERS, 1991, 59 (03) : 286 - 288
  • [7] Patterning of W/WNx/poly-Si gate electrode using Cl2/O2 plasmas
    Kim, HW
    Ju, BS
    Kang, CJ
    Moon, JT
    [J]. MICROELECTRONIC ENGINEERING, 2003, 65 (03) : 285 - 292
  • [8] Schottky-barrier source/drain MOSFETs on ultrathin SOI body with a tungsten metallic midgap gate
    Larrieu, G
    Dubois, E
    [J]. IEEE ELECTRON DEVICE LETTERS, 2004, 25 (12) : 801 - 803
  • [9] REACTIVE ION ETCHING OF TUNGSTEN IN SF6-N2 PLASMA
    MUTSUKURA, N
    TURBAN, G
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1990, 137 (01) : 225 - 229
  • [10] Tungsten gate technology for quarter-micron application
    Noda, H
    Sakiyama, H
    Goto, Y
    Kure, T
    Kimura, S
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B): : 807 - 811