Reference Spur Reduction Techniques for a Phase-Locked Loop

被引:13
作者
Ko, Han-Gon [1 ]
Bae, Woorham [2 ]
Jeong, Gyu-Seob [1 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
Cascaded phase-locked loop; charge pump; leakage current; phase-locked loop; reference spur; NOISE;
D O I
10.1109/ACCESS.2019.2905767
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the reference spur reduction techniques for an analog phase-locked loop (PLL). A simple leakage compensation loop is proposed, which cancels the leakage current of the PLL loop filter with a negligible power overhead. This leakage compensation loop senses the leakage current of the loop filter from the up and down pulse widths in the steady state and compensates for the charge loss due to the leakage current. A systematic approach for the reference spur reduction is also proposed. Since a PLL operates as a band pass filter in the frequency domain, the reference spur can be filtered out by cascading the PLLs. The optimization technique for the cascaded PLLs is presented that minimizes the reference spur without degrading the phase noise performance. The proposed techniques are verified using an 800-MHz PLL chip fabricated in 65-nm CMOS process. The prototype PLL achieves the reference spur of -68.57 dBc while the conventional charge-pump PLL without the proposed spur reduction techniques achieves -42.83 dBc.
引用
收藏
页码:38035 / 38043
页数:9
相关论文
共 18 条
  • [11] A digital calibration technique for charge pumps in phase-locked systems
    Liang, Che-Fu
    Chen, Shin-Hua
    Liu, Shen-Iuan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 390 - 398
  • [12] Quantum-mechanical modeling of electron tunneling current from the inversion layer of ultra-thin-oxide nMOSFET's
    Lo, SH
    Buchanan, DA
    Taur, Y
    Wang, W
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (05) : 209 - 211
  • [13] A Low-Jitter Ring-Oscillator Phase-Locked Loop Using Feedforward Noise Cancellation With a Sub-Sampling Phase Detector
    Nagam, Shravan S.
    Kinget, Peter R.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (03) : 703 - 714
  • [14] Scholz S., 2015, PROC C SUMMER COMPUT, P1
  • [15] A Compact, Voltage-Mode Type-I PLL With Gain-Boosted Saturated PFD and Synchronous Peak Tracking Loop Filter
    Sharkia, Ahmad
    Aniruddhan, Sankaran
    Mirabbasi, Shahriar
    Shekhar, Sudip
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (01) : 43 - 53
  • [16] Thomas T. G., 2005, COMMUN THEORY, P136
  • [17] Turker D, 2018, ISSCC DIG TECH PAP I, P378, DOI 10.1109/ISSCC.2018.8310342
  • [18] Source-switched charge pump with reverse leakage compensation technique for spur reduction of wideband PLL
    Zhang, Zhao
    Yang, Jincheng
    Liu, Liyuan
    Feng, Peng
    Liu, Jian
    Wu, Nanjian
    [J]. ELECTRONICS LETTERS, 2016, 52 (14) : 1211 - 1212