Reference Spur Reduction Techniques for a Phase-Locked Loop

被引:13
作者
Ko, Han-Gon [1 ]
Bae, Woorham [2 ]
Jeong, Gyu-Seob [1 ]
Jeong, Deog-Kyoon [1 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
Cascaded phase-locked loop; charge pump; leakage current; phase-locked loop; reference spur; NOISE;
D O I
10.1109/ACCESS.2019.2905767
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the reference spur reduction techniques for an analog phase-locked loop (PLL). A simple leakage compensation loop is proposed, which cancels the leakage current of the PLL loop filter with a negligible power overhead. This leakage compensation loop senses the leakage current of the loop filter from the up and down pulse widths in the steady state and compensates for the charge loss due to the leakage current. A systematic approach for the reference spur reduction is also proposed. Since a PLL operates as a band pass filter in the frequency domain, the reference spur can be filtered out by cascading the PLLs. The optimization technique for the cascaded PLLs is presented that minimizes the reference spur without degrading the phase noise performance. The proposed techniques are verified using an 800-MHz PLL chip fabricated in 65-nm CMOS process. The prototype PLL achieves the reference spur of -68.57 dBc while the conventional charge-pump PLL without the proposed spur reduction techniques achieves -42.83 dBc.
引用
收藏
页码:38035 / 38043
页数:9
相关论文
共 18 条
  • [1] A 7.6 mW, 414 fs RMS-Jitter 10 GHz Phase-Locked Loop for a 40 Gb/s Serial Link Transmitter Based on a Two-Stage Ring Oscillator in 65 nm CMOS
    Bae, Woorham
    Ju, Haram
    Park, Kwanseo
    Cho, Sung-Yong
    Jeong, Deog-Kyoon
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (10) : 2357 - 2367
  • [2] A 22 to 26.5 Gb/s Optical Receiver With All-Digital Clock and Data Recovery in a 65 nm CMOS Process
    Chu, Sang-Hyeok
    Bae, Woorham
    Jeong, Gyu-Seob
    Jang, Sungchun
    Kim, Sungwoo
    Joo, Jiho
    Kim, Gyungock
    Jeong, Deog-Kyoon
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2603 - 2612
  • [3] A 0.52/1 V Fast Lock-in ADPLL for Supporting Dynamic Voltage and Frequency Scaling
    Chung, Ching-Che
    Su, Wei-Siang
    Lo, Chi-Kuang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 408 - 412
  • [4] Dhar D., 2017, PROC EUR C CIRCUIT T, P1
  • [5] Spur Reduction Techniques for Phase-Locked Loops Exploiting A Sub-Sampling Phase Detector
    Gao, Xiang
    Klumperink, Eric A. M.
    Socci, Gerard
    Bohsali, Mounir
    Nauta, Bram
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) : 1809 - 1821
  • [6] Low-Spur, Low-Phase-Noise Clock Multiplier Based on a Combination of PLL and Recirculating DLL With Dual-Pulse Ring Oscillator and Self-Correcting Charge Pump
    Gierkink, Sander L. J.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) : 2967 - 2976
  • [7] A general theory of phase noise in electrical oscillators
    Hajimiri, A
    Lee, TH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (02) : 179 - 194
  • [8] Huang ZQ, 2016, ISSCC DIG TECH PAP I, V59, P40, DOI 10.1109/ISSCC.2016.7417896
  • [9] Reduction of pump current mismatch in charge-pump PLL
    Hwang, M. -S.
    Kim, J.
    Jeong, D. -K.
    [J]. ELECTRONICS LETTERS, 2009, 45 (03) : 135 - 136
  • [10] A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller
    Kim, Deok-Soo
    Song, Heesoo
    Kim, Taeho
    Kim, Suhwan
    Jeong, Deog-Kyoon
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2300 - 2311