Design characterization of a 1.2V 900MHz CMOS current mode down-conversion mixer with filter

被引:0
作者
Sang, PW [1 ]
Noh, NM [1 ]
Zulkifli, TZA [1 ]
Aziz, ZAA [1 ]
Saibon, B [1 ]
机构
[1] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal 14300, Pulau Pinang, Malaysia
来源
2004 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS | 2004年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of a CMOS down-conversion mixer using current mode multiplication technique is characterized. For a mixer, the intermediate frequency f(IF) at its output is the result of the multiplication of the RF input function and the oscillation (LO) function. For this design, the multiplication is carried out in current mode. This method is especially suitable for circuits with low voltage supply. The V-RF and V-LO voltages will first be converted into the currents I-RF and I-LO ,respectively, by using V-I converters before they are multiplied at the mixer stage. The operating voltage is at 1.2V. The intermediate frequency is 200 NMz. Three first order basic filters were cascaded to form the low pass filter that is neccesary to filter out the sum of the RF and LO frequencies. The overall design has good linearity. This is shown by the values of its IP3 and P1dB which are 14dBm and 11.75dBm respectively. Since the biasing voltage is low, the power consumption of this down-conversion mixer with filter is only 62.67mW. Tanner S-Edit was used to create the schematics to generate the spice file and Tanner T-Spice Pro v6.3 with transistor model 0.5u CMOS technology was used for simulation.
引用
收藏
页码:442 / 445
页数:4
相关论文
共 4 条
  • [1] CHEN WC, 2002, CIRC SYST 2002 ISCAS, V5, P26
  • [2] Farag E.N., 2000, MIXED SIGNAL VLSI WI
  • [3] Johns D.A., 2008, Analog integrated circuit design
  • [4] A 1.2V micropower CMOS class-AB V-I converter for VLSI cells library design
    Lin, CH
    Ismail, M
    Pimenta, T
    [J]. 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 364 - 367