Single Flip-Flop Driving Circuit for Glitch-Free NAND-Based Digitally Controlled Delay-Lines

被引:2
作者
De Caro, Davide [1 ]
Tessitore, Fabio [1 ]
Vai, Gianfranco [2 ]
Castellano, Gerardo [1 ]
Napoli, Ettore [1 ]
Petra, Nicola [1 ]
Parrella, Claudio [3 ]
Strollo, Antonio G. M. [1 ]
机构
[1] Univ Napoli Federico II, Dept Elect Engn & Informat Technol, Via Claudio 21, I-80125 Naples, Italy
[2] STMicroelectronics, Milan, Cornaredo, Italy
[3] STMicroelectronics, Naples, Arzano, Italy
关键词
Delay line; Digitally controlled delay line; Spread-spectrum clock generator; Digitally controlled oscillator (DCO); SPECTRUM CLOCK GENERATOR; LOCKED LOOP; NM CMOS; RANGE; GHZ; ACQUISITION; DLL;
D O I
10.1007/s00034-016-0369-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NAND-based digitally controlled delay-lines (DCDLs) are employed in several applications owing to their excellent linearity, good resolution and easy standard cell design. A glitch-free DCDL behavior is often a strict requirement [e.g. spread-spectrum clock generators (SSCG) and digitally controlled oscillators]. Existing glitch-free NAND-based DCDL topologies either require two flip-flops for each DCDL delay-element (DE) or present a very long settling time which limits the maximum working frequency. This paper proposes a novel glitch-free NAND-based DCDL that joins the advantages of previously proposed topologies: uses only a single flip-flop for each DE (reducing area and power) and has relaxed timing requirements (allowing easy integration in applications like SSCG). In the paper, the glitch-free operation of the proposed circuit is firstly demonstrated theoretically and then verified experimentally, with the help of an SSCG built using proposed DCDL and implemented in 28 nm CMOS. Simulation results show that proposed DCDL results in a more that 30 % reduction of the power dissipation and a > 20 % reduction in area occupation with respect to double flip-flop DCDL, without any timing constraints penalty.
引用
收藏
页码:1341 / 1360
页数:20
相关论文
共 26 条
[1]  
[Anonymous], 2006, ALL DIGITAL FREQUENC
[2]   A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications [J].
Chen, Pao-Lung ;
Chung, Ching-Che ;
Yang, Jyh-Neng ;
Lee, Chen-Yi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1275-1285
[3]   A portable digitally controlled oscillator using novel varactors [J].
Chen, PL ;
Chung, CC ;
Lee, CY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (05) :233-237
[4]  
Chen S.L., 2014, INT S VLSI DES AUT T
[5]   An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL [J].
Choi, Kwang-Hee ;
Shin, Jung-Bum ;
Sim, Jae-Yoon ;
Park, Hong-June .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) :2055-2063
[6]   An all-digital phase-locked loop for high-speed clock generation [J].
Chung, CC ;
Lee, CY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) :347-351
[7]   All digital spread spectrum clock generator for EMI reduction [J].
Damphousse, Simon ;
Ouici, Khalid ;
Rizki, Ahmed ;
Mallinson, Martin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) :145-150
[8]   Enhanced acquisition and tracking in all digital phase-locked loops [J].
Danesfahani, Reza ;
Moghaddasi, Mohammad ;
Mahlouji, Mahmood .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2008, 27 (04) :537-552
[9]   A 3.3 GHz Spread-Spectrum Clock Generator Supporting Discontinuous Frequency Modulations in 28 nm CMOS [J].
De Caro, Davide ;
Tessitore, Fabio ;
Vai, Gianfranco ;
Imperato, Nicola ;
Petra, Nicola ;
Napoli, Ettore ;
Parrella, Claudio ;
Strollo, Antonio G. M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (09) :2074-2089