A 12-Bit, 300-MS/s Single-Channel Pipelined-SAR ADC With an Open-Loop MDAC

被引:34
|
作者
Wu, Chao [1 ]
Yuan, Jie [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Calibration technique; high-speed analog-todigital converter (ADC); loop-unrolled successive approximation register (SAR); open-loop multiplying digital-to-analog converter (MDAC); pipelined-SAR ADC; CMOS ADC; 10-BIT; 6-BIT; YIELD; SFDR;
D O I
10.1109/JSSC.2018.2886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Compared to pipelined analog-to-digital converters (ADCs), pipelined- successive approximation register (SAR) ADCs have been actively explored for better energy efficiency in recent years. Nonetheless, the pipelined-SAR architecture inherently limits the sampling speed of the ADC due to the slow operation of the first SAR ADC, which becomes an increasingly important limitation with the recent expansion of high-speed applications. In this paper, we introduce our new design of a pipelined-SAR ADC to enable faster speed. New loop-unrolled architecture with the split capacitor is used for the first SAR ADC to improve the speed. A resistive open-loop multiplying digital to -analog converter with a new calibration scheme is designed to reduce the power consumption at high speed. As a result, the 65-nm design can achieve 300-MS/s sampling rate with a single channel. It is among the fastest pipelined-SAR ADC design so far. The peak signal-to-noise-and-distortion ratio is 63.6 dI3 with a 10-MHz input. It consumes 12.5-mW power from a 1.2-V supply to achieve a power efficiency of 34 fJ/conversion-step.
引用
收藏
页码:1446 / 1454
页数:9
相关论文
共 50 条
  • [21] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    Wei Qi
    Yin Xiumei
    Han Dandan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (02)
  • [22] A 12-bit 40 MS/s pipelined ADC with over 80 dB SFDR
    魏琦
    殷秀梅
    韩丹丹
    杨华中
    半导体学报, 2010, 31 (02) : 59 - 63
  • [23] A 12-bit, 40-Ms/s pipelined ADC with an improved operational amplifier
    Yu, Wang
    Yang Haigang
    Tao, Yin
    Fei, Liu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [24] A 12-bit 75-MS/s pipelined ADC using incomplete settling
    Iroaga, Echere
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 748 - 756
  • [25] A high performance low power 12-bit 40 MS/s pipelined ADC
    Jia, Hua-Yu
    Chen, Gui-Can
    Zhang, Hong
    IEICE ELECTRONICS EXPRESS, 2008, 5 (11): : 400 - 404
  • [26] A 12-bit 400-MS/s SHA-Less Pipelined ADC
    Luo, Hua
    Zhao, Nan
    Wei, Qi
    Yang, Huazhong
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2014, : 55 - 59
  • [27] A 12-bit 1 MS/s SAR-ADC for multi-channel CdZnTe detectors
    Liu Wei
    Wei Tingcun
    Li Bo
    Guo Panjie
    Hu Yongcai
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (04)
  • [28] A 160 MS/s, 11.1 mW, Single-Channel Pipelined SAR ADC with 68.3 dB SNDR
    Tripathi, Vaibhav
    Murmann, Boris
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [29] A 12-Bit 260-MS/s Pipelined-SAR ADC With Ring-TDC-Based Fine Quantizer for Automatic Cross-Domain Scale Alignment
    Zhao, Haoyi
    Dai, Fa Foster
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (10) : 2883 - 2896
  • [30] Design of a 12-bit 0.83 MS/s SAR ADC for an IPMI SoC
    Zhou, Han
    Gui, Xiaoyan
    Gao, Peng
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 175 - 179