A linear time algorithm for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise

被引:0
|
作者
Hanchate, N [1 ]
Ranganathan, N [1 ]
机构
[1] Univ S Florida, Tampa, FL 33620 USA
来源
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new methodology for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise in deep submicron VLSI circuits. The wire sizing problem is modeled as an optimization problem formulated as a normal form game and solved using the Nash equilibrium. Game theory allows the optimization of multiple metrics with conflicting objectives. This property is exploited in modeling the wire sizing problem while simultaneously optimizing interconnect delay and crosstalk noise, which are conflicting in nature. The nets connecting the driving cell and the driven cell are divided into net segments. The net segments within a channel are modeled as players, the range of possible wire sizes forms the set of strategies and the payoff function is derived as the geometric mean of interconnect delay and crosstalk noise. The net segments are optimized from the ones closest to the driven cell towards the ones at the driving cell. The complete information about the coupling effects among the nets is extracted after the detailed routing phase. The resulting algorithm for wire sizing is linear in terms of the number of wire segments in the given circuit. Experimental results on several medium and large open core designs indicate that the proposed algorithm yields an average reduction of 21.48% in interconnect delay and 26.25% in crosstalk noise over and above the optimization from the Cadence place and route tools without any area overhead. The algorithm performs significantly better than simulated annealing and genetic search as established through experimental results. A mathematical proof of existence for Nash equilibrium solution for the proposed wire sizing formulation is provided.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [41] An effective technique for simultaneous interconnect channel delay and noise reduction in nanometer VLSI design
    Moiseev, Konstantin
    Wimer, Shmuel
    Kolodny, Avinoam
    2006 IEEE 24TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL, 2006, : 240 - +
  • [42] Theory and algorithm of local-refinement-based optimization with application to device and interconnect sizing
    Cong, J
    He, L
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (04) : 406 - 420
  • [43] Crosstalk-Induced Delay, Noise, and Interconnect Planarization Implications of Fill Metal in Nanoscale Process Technology
    Nieuwoudt, Arthur
    Kawa, Jamil
    Massoud, Yehia
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 378 - 391
  • [44] New performance driven routing techniques with explicit area/delay tradeoff and simultaneous wire sizing
    Lillis, J
    Cheng, CK
    Lin, TTY
    Ho, CY
    33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 395 - 400
  • [45] Optimization of chip level clock tree performance by using simultaneous drivers and wire sizing
    Greenberg, S
    Bloch, I
    Horwitz, M
    Maman, A
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 419 - 423
  • [46] An optimization algorithm for H∞ control of linear delay systems
    Bao, Kunlong
    Cong, Yuhao
    Hu, Guang-Da
    EUROPEAN JOURNAL OF CONTROL, 2025, 83
  • [47] Crosstalk Prediction in Twisted-Wire Pairs Based on Beetle Swarm Optimization Algorithm
    Xiao, Baoming
    Zhou, Jianming
    Liu, Xingfa
    Yan, Wei
    Cao, Yi
    Zhao, Yang
    IEEE ACCESS, 2021, 9 (09): : 84588 - 84595
  • [48] Degenerate linear-quadratic optimization with time delay
    Andreeva, IY
    Sesekin, AN
    AUTOMATION AND REMOTE CONTROL, 1997, 58 (07) : 1101 - 1109
  • [49] SENSITIVITY APPROACHES TO OPTIMIZATION OF LINEAR SYSTEMS WITH TIME DELAY
    INOUE, K
    AKASHI, H
    OGINO, K
    SAWARAGI, Y
    AUTOMATICA, 1971, 7 (06) : 671 - &
  • [50] Degenerate Linear-Quadratic Optimization with Time Delay
    Andreeva, I. Y.
    Sesekin, A. N.
    Automation and Remote Control (English translation of Avtomatika i Telemekhanika), 58 (01):