A linear time algorithm for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise

被引:0
|
作者
Hanchate, N [1 ]
Ranganathan, N [1 ]
机构
[1] Univ S Florida, Tampa, FL 33620 USA
来源
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new methodology for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise in deep submicron VLSI circuits. The wire sizing problem is modeled as an optimization problem formulated as a normal form game and solved using the Nash equilibrium. Game theory allows the optimization of multiple metrics with conflicting objectives. This property is exploited in modeling the wire sizing problem while simultaneously optimizing interconnect delay and crosstalk noise, which are conflicting in nature. The nets connecting the driving cell and the driven cell are divided into net segments. The net segments within a channel are modeled as players, the range of possible wire sizes forms the set of strategies and the payoff function is derived as the geometric mean of interconnect delay and crosstalk noise. The net segments are optimized from the ones closest to the driven cell towards the ones at the driving cell. The complete information about the coupling effects among the nets is extracted after the detailed routing phase. The resulting algorithm for wire sizing is linear in terms of the number of wire segments in the given circuit. Experimental results on several medium and large open core designs indicate that the proposed algorithm yields an average reduction of 21.48% in interconnect delay and 26.25% in crosstalk noise over and above the optimization from the Cadence place and route tools without any area overhead. The algorithm performs significantly better than simulated annealing and genetic search as established through experimental results. A mathematical proof of existence for Nash equilibrium solution for the proposed wire sizing formulation is provided.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [21] Simultaneous buffer and wire sizing for performance and power optimization
    Cong, J
    Koh, CK
    Leung, KS
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 271 - 276
  • [22] Greedy wire-sizing is linear time
    Chu, CCN
    Wong, MDF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (04) : 398 - 405
  • [23] Greedy wire-sizing is linear time
    Univ of Texas at Austin, Austin, United States
    IEEE Trans Circuits Syst II Analog Digital Signal Process, 3 (398-405):
  • [24] Crosstalk noise optimization by post-layout transistor sizing
    Hashimoto, M
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (12) : 3251 - 3257
  • [25] Crosstalk-constrained performance optimization by using wire sizing and perturbation
    Pan, SR
    Chang, YW
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 581 - 584
  • [26] Delay Minimization of Multilayer Graphene Nanoribbon Based Interconnect Using Wire Sizing Method
    Bhattacharya, Sandip
    Das, Debaprasad
    Rahaman, Hafizur
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [27] Wire-sizing for interconnect performance optimization considering high inductance effects
    Ji, Xiaopeng
    Ge, Long
    Han, Xiaodong
    Wang, Zhiquan
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 1114 - 1118
  • [28] Simultaneous wire sizing and wire spacing in post-layout performance optimization
    He, JA
    Kobayashi, H
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 373 - 378
  • [29] Minimization of crosstalk noise and delay using reduced graphene nano ribbon (GNR) interconnect
    Bhattacharya, Sandip
    Das, Subhajit
    Tayal, Shubham
    Ajayan, J.
    Joseph, Leo
    Juluru, Tarun Kumar
    Mukhopadhyay, Arnab
    Kanungo, Sayan
    Das, Debaprasad
    Rebelli, Shashank
    Microelectronics Journal, 2022, 127
  • [30] Minimization of crosstalk noise and delay using reduced graphene nano ribbon (GNR) interconnect
    Bhattacharya, Sandip
    Das, Subhajit
    Tayal, Shubham
    Ajayan, J.
    Joseph, Leo
    Juluru, Tarun Kumar
    Mukhopadhyay, Arnab
    Kanungo, Sayan
    Das, Debaprasad
    Rebelli, Shashank
    MICROELECTRONICS JOURNAL, 2022, 127