A linear time algorithm for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise

被引:0
|
作者
Hanchate, N [1 ]
Ranganathan, N [1 ]
机构
[1] Univ S Florida, Tampa, FL 33620 USA
来源
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new methodology for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise in deep submicron VLSI circuits. The wire sizing problem is modeled as an optimization problem formulated as a normal form game and solved using the Nash equilibrium. Game theory allows the optimization of multiple metrics with conflicting objectives. This property is exploited in modeling the wire sizing problem while simultaneously optimizing interconnect delay and crosstalk noise, which are conflicting in nature. The nets connecting the driving cell and the driven cell are divided into net segments. The net segments within a channel are modeled as players, the range of possible wire sizes forms the set of strategies and the payoff function is derived as the geometric mean of interconnect delay and crosstalk noise. The net segments are optimized from the ones closest to the driven cell towards the ones at the driving cell. The complete information about the coupling effects among the nets is extracted after the detailed routing phase. The resulting algorithm for wire sizing is linear in terms of the number of wire segments in the given circuit. Experimental results on several medium and large open core designs indicate that the proposed algorithm yields an average reduction of 21.48% in interconnect delay and 26.25% in crosstalk noise over and above the optimization from the Cadence place and route tools without any area overhead. The algorithm performs significantly better than simulated annealing and genetic search as established through experimental results. A mathematical proof of existence for Nash equilibrium solution for the proposed wire sizing formulation is provided.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [11] A polynomial time optimal algorithm for simultaneous buffer and wire sizing
    Chu, CCN
    Wong, DF
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 479 - 485
  • [12] Reduction of Crosstalk Noise and Delay in VLSI Interconnects Using Schmitt Trigger as a Buffer and Wire Sizing
    Singh, Shikha
    Verma, V. Sulochana
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 677 - 686
  • [13] CMOS delay and power model equations for simultaneous transistor and interconnect wire analysis and optimization
    Lee, S
    Greeneich, EW
    VLSI DESIGN, 2002, 15 (03) : 619 - 628
  • [14] Improved crosstalk modeling for noise constrained interconnect optimization
    Cong, J
    Pan, DZG
    Srinivas, PV
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 373 - 378
  • [15] Simultaneous Routing and Buffer Insertion Algorithm for Interconnect Delay Optimization in VLSI Layout Design
    Hani, Mohamed Khalil
    Shaikh-Husin, Nasir
    2008 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2008, : 175 - 178
  • [16] Generalized interconnect delay time and crosstalk models: II. Crosstalk-induced delay time deterioration and worst crosstalk models
    Lee, TGY
    Tseng, TY
    Wong, SC
    Yang, CJ
    Liang, MS
    Cheng, HC
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2001, 40 (12): : 6694 - 6699
  • [17] Crosstalk Effect and delay Comparison Between a Mixed Carbon Nanotube Interconnect Structure and a Cu Wire Interconnect
    Loumi, Ayoub
    Ghammaz, Abdelilah
    Hassan, Belahrach
    2019 7TH MEDITERRANEAN CONGRESS OF TELECOMMUNICATIONS (CMT 2019), 2019,
  • [18] Buffered Steiner tree construction with wire sizing for interconnect layout optimization
    Okamoto, T
    Cong, J
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 44 - 49
  • [19] An efficient and optimal algorithm for simultaneous buffer and wire sizing
    Chu, CCN
    Wong, DF
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (09) : 1297 - 1304
  • [20] Simultaneous statistical delay and slew optimization for interconnect pipelines
    Havlir, Andrew
    Pan, David Z.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 171 - +