A linear time algorithm for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise

被引:0
|
作者
Hanchate, N [1 ]
Ranganathan, N [1 ]
机构
[1] Univ S Florida, Tampa, FL 33620 USA
来源
19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a new methodology for wire sizing with simultaneous optimization of interconnect delay and crosstalk noise in deep submicron VLSI circuits. The wire sizing problem is modeled as an optimization problem formulated as a normal form game and solved using the Nash equilibrium. Game theory allows the optimization of multiple metrics with conflicting objectives. This property is exploited in modeling the wire sizing problem while simultaneously optimizing interconnect delay and crosstalk noise, which are conflicting in nature. The nets connecting the driving cell and the driven cell are divided into net segments. The net segments within a channel are modeled as players, the range of possible wire sizes forms the set of strategies and the payoff function is derived as the geometric mean of interconnect delay and crosstalk noise. The net segments are optimized from the ones closest to the driven cell towards the ones at the driving cell. The complete information about the coupling effects among the nets is extracted after the detailed routing phase. The resulting algorithm for wire sizing is linear in terms of the number of wire segments in the given circuit. Experimental results on several medium and large open core designs indicate that the proposed algorithm yields an average reduction of 21.48% in interconnect delay and 26.25% in crosstalk noise over and above the optimization from the Cadence place and route tools without any area overhead. The algorithm performs significantly better than simulated annealing and genetic search as established through experimental results. A mathematical proof of existence for Nash equilibrium solution for the proposed wire sizing formulation is provided.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [1] Simultaneous interconnect delay and crosstalk noise optimization through gate sizing using game theory
    Hanchate, Narender
    Ranganathan, Nagarajan
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (08) : 1011 - 1023
  • [2] Crosstalk-driven interconnect optimization by simultaneous gate and wire sizing
    Jiang, IHR
    Chang, YW
    Jou, JY
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (09) : 999 - 1010
  • [3] A game-theoretic framework for multimetric optimization of interconnect delay, power, and crosstalk noise during wire sizing
    Hanchate, Narender
    Ranganathan, Nagarajan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (03) : 711 - 739
  • [4] Post-layout gate sizing for interconnect delay and crosstalk noise optimization
    Hanchate, Narender
    Ranganathan, Nagarajan
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 92 - +
  • [5] Interconnect sizing and spacing with consideration of buffer insertion for simultaneous crosstalk-delay optimization
    Hasani, Fargol
    Masoumi, Nasser
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 48 - +
  • [6] Wire Sizing Regulation Algorithm for VLSI Interconnect Timing Optimization
    Wang, Xin-Sheng
    Han, Liang
    Liu, Xing-Chun
    Yu, Ming-Yan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 410 - 412
  • [7] Thermal-driven interconnect optimization by simultaneous gate and wire sizing
    Lin, Yi-Wei
    Chang, Yao-Wen
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 151 - +
  • [8] Timing optimization of interconnect by simultaneous net-ordering, wire sizing and spacing
    Moiseev, Konstantin
    Wimer, Shmuel
    Kolodny, Avinoam
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 329 - +
  • [9] Generalized interconnect delay time and crosstalk models: I. Applications of interconnect optimization design
    Lee, Trent Gwo-Yann
    Tseng, Tseung-Yuen
    Wong, Shyh-Chyi
    Yang, Cheng-Jer
    Liang, Mong Song
    Cheng, Huang-Chung
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (12): : 6686 - 6693
  • [10] Generalized interconnect delay time and crosstalk models: I. Applications of interconnect optimization design
    Lee, TGY
    Tseng, TY
    Wong, SC
    Yang, CJ
    Liang, MS
    Cheng, HC
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (12): : 6686 - 6693