Evaluation of Interconnect-Complexity-Aware Low-Power VLSI Design Using Multiple Supply and Threshold Voltages

被引:1
|
作者
Waidyasooriya, Hasitha Muthumala [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Sendai, Miyagi 9808579, Japan
关键词
high-level synthesis; low power; interconnection network; genetic algorithm;
D O I
10.1093/ietfec/e91-a.12.3596
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-level synthesis approach to minimize the total power consumption in behavioral synthesis under time and area constraints. The proposed method has two stages, functional unit (FU) energy optimization and interconnect energy optimization. In the first stage, active and inactive energies of the FUs are optimized using a multiple supply and threshold voltage scheme. Genetic algorithm (GA) based simultaneous assignment of supply and threshold voltages and module selection is proposed. The proposed GA based searching method can be used in large size problems to find a near-optimal solution in a reasonable time. In the second stage, interconnects are simplified by increasing their sharing. This is done by exploiting similar data transfer patterns among FUs. The proposed method is evaluated for several benchmarks under 90 nm CMOS technology. The experimental results show that more than 40% of energy savings can be achieved by our proposed method.
引用
收藏
页码:3596 / 3606
页数:11
相关论文
共 11 条
  • [1] Low-Power FinFET Circuit Synthesis Using Multiple Supply and Threshold Voltages
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (02)
  • [2] GA-based assignment of supply and threshold voltages and interconnection simplification for low power VLSI design
    Muthumala, Waidyasooriya Hasitha
    Hariyama, Masanori
    Kameyama, Michitaka
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1264 - +
  • [3] Automated low-power technique exploiting multiple supply voltages applied to a media processor
    Usami, K
    Igarashi, M
    Minami, F
    Ishikawa, T
    Kanazawa, M
    Ichida, M
    Nogami, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 463 - 472
  • [4] Interconnect-Aware High-Level Design Methodologies for Low-Power VLSIs
    Kameyama, Michitaka
    Hariyama, Masanori
    TOWARDS GREEN ICT, 2010, 9 : 265 - 274
  • [5] Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages
    Ling Wang
    Yingtao Jiang
    Henry Selvaraj
    The Journal of Supercomputing, 2006, 35 : 93 - 113
  • [6] Scheduling and partitioning schemes for low power designs using multiple supply voltages
    Wang, L
    Jiang, YT
    Selvaraj, H
    JOURNAL OF SUPERCOMPUTING, 2006, 35 (01) : 93 - 113
  • [7] Design analysis of a low-power, high-speed 8 T SRAM cell using dual-threshold CNTFETs
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Basha, Shaik Javid
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [8] Design of a High-Speed, Low-Power PTL-CMOS Hybrid Multiplier Using Critical-Path Evaluation Model
    Yu, Yihe
    Pan, Wanyuan
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    ELECTRONICS, 2024, 13 (07)
  • [9] Adaptive self-threshold strategy of high speed comparator-based relaxation oscillator using 0.18-μm low-power CMOS design
    Akbar Heidaritabar
    Habib Adarang
    Seyed Saleh Ghoreishi
    Reza Yousefi
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 231 - 250
  • [10] Adaptive self-threshold strategy of high speed comparator-based relaxation oscillator using 0.18-μm low-power CMOS design
    Heidaritabar, Akbar
    Adarang, Habib
    Ghoreishi, Seyed Saleh
    Yousefi, Reza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (02) : 231 - 250