Fully Programmable Memory BIST for Commodity DRAMs

被引:1
|
作者
Kim, Ilwoong [1 ]
Jeong, Woosik [2 ]
Kang, Dongho [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
[2] Hynix Semicond Inc, Prod Dev Grp, Inchon, South Korea
基金
新加坡国家研究基金会;
关键词
Built-in self-test; DRAM; low cost; at-speed test; ARRAY;
D O I
10.4218/etrij.15.0115.0040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To accomplish a high-speed test on low-speed automatic test equipment (ATE), a new instruction-based fully programmable memory built-in self-test (BIST) is proposed. The proposed memory BIST generates a highspeed internal clock signal by multiplying an external low-speed clock signal from an ATE by a clock multiplier embedded in a DRAM. For maximum programmability and small area overhead, the proposed memory BIST stores the unique sets of instructions and corresponding test sequences that are implicit within the test algorithms that it receives from an external ATE. The proposed memory BIST is managed by an external ATE on-the-fly to perform complicated and hard-to-implement functions, such as loop operations and refresh-interrupts. Therefore, the proposed memory BIST has a simple hardware structure compared to conventional memory BIST schemes. The proposed memory BIST is a practical test solution for reducing the overall test cost for the mass production of commodity DDRx SDRAMs.
引用
收藏
页码:787 / 792
页数:6
相关论文
共 39 条
  • [31] Flexible Instruction Set Architecture for Programmable Look-up Table based Processing-in-Memory
    Connolly, Mark
    Sutradhar, Purab Ranjan
    Indovina, Mark
    Ganguly, Amlan
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 66 - 73
  • [32] BEOL-Compatible Bilayer Reprogrammable One-Time Programmable Memory for Low-Voltage Operation
    Chen, Ying-Chen
    Lin, Chao-Cheng
    Lin, Chang-Hsien
    Chang, Yao-Feng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (03) : 1042 - 1047
  • [33] An Ultra-efficient Look-up Table based Programmable Processing in Memory Architecture for Data Encryption
    Sutradhar, Purab Ranjan
    Basu, Kanad
    Dinakarrao, Sai Manoj Pudukotai
    Ganguly, Amlan
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 252 - 259
  • [34] Fully Unsupervised Spike-Rate-Dependent Plasticity Learning With Oxide- Based Memory Devices
    Kumar, Manoj
    Bezugam, Sai Sukruth
    Khan, Sufyan
    Suri, Manan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (07) : 3346 - 3352
  • [35] Characteristics of Fully Depleted Strained-Silicon-On-Insulator Capacitorless Dynamic Random Access Memory Cells
    Kim, Min-Soo
    Cho, Won-Ju
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (12) : 1356 - 1358
  • [36] 3DL-PIM: A Look-Up Table Oriented Programmable Processing in Memory Architecture Based on the 3-D Stacked Memory for Data-Intensive Applications
    Sutradhar, Purab Ranjan
    Bavikadi, Sathwika
    Dinakarrao, Sai Manoj Pudukotai
    Indovina, Mark A.
    Ganguly, Amlan
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2024, 12 (01) : 60 - 72
  • [37] A novel high-density and high-speed NAND-type electrical erasable programmable read only memory
    Lin, FRL
    Lee, ML
    Lin, SY
    Boe, CH
    Yen, CP
    Wu, PH
    Wang, WS
    Ni, J
    Hsu, CCH
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2000, 39 (4B): : 2208 - 2214
  • [38] Fully Solution-Processed Transparent Nonvolatile and Volatile Multifunctional Memory Devices from Conductive Polymer and Graphene Oxide
    Shi, Rui
    Wang, Xiangjing
    Wang, Zhan
    Cao, Lijun
    Song, Mengya
    Huang, Xiao
    Liu, Juqing
    Huang, Wei
    ADVANCED ELECTRONIC MATERIALS, 2017, 3 (08):
  • [39] Two- and Three-Dimensional Fully-Depleted Extension-Less Devices for Advanced Logic and Memory Applications
    Veloso, Anabela
    De Keersgieter, An
    Aoulaiche, Marc
    Jurczak, Malgorzata
    Thean, Aaron
    Horiguchi, Naoto
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (04)