Fully Programmable Memory BIST for Commodity DRAMs

被引:1
|
作者
Kim, Ilwoong [1 ]
Jeong, Woosik [2 ]
Kang, Dongho [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
[2] Hynix Semicond Inc, Prod Dev Grp, Inchon, South Korea
基金
新加坡国家研究基金会;
关键词
Built-in self-test; DRAM; low cost; at-speed test; ARRAY;
D O I
10.4218/etrij.15.0115.0040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To accomplish a high-speed test on low-speed automatic test equipment (ATE), a new instruction-based fully programmable memory built-in self-test (BIST) is proposed. The proposed memory BIST generates a highspeed internal clock signal by multiplying an external low-speed clock signal from an ATE by a clock multiplier embedded in a DRAM. For maximum programmability and small area overhead, the proposed memory BIST stores the unique sets of instructions and corresponding test sequences that are implicit within the test algorithms that it receives from an external ATE. The proposed memory BIST is managed by an external ATE on-the-fly to perform complicated and hard-to-implement functions, such as loop operations and refresh-interrupts. Therefore, the proposed memory BIST has a simple hardware structure compared to conventional memory BIST schemes. The proposed memory BIST is a practical test solution for reducing the overall test cost for the mass production of commodity DDRx SDRAMs.
引用
收藏
页码:787 / 792
页数:6
相关论文
共 39 条
  • [21] Programmable Terahertz Metamaterials with Non-Volatile Memory
    Chen, Benwen
    Wu, Jingbo
    Li, Weili
    Zhang, Caihong
    Fan, Kebin
    Xue, Qiang
    Chi, Yaojia
    Wen, Qiye
    Jin, Biaobing
    Chen, Jian
    Wu, Peiheng
    LASER & PHOTONICS REVIEWS, 2022, 16 (04)
  • [22] An Area-Efficient, Low-VDD, Highly Reliable Multi-Cell Antifuse System Fully Operative in DRAMs
    Son, Jong-Pil
    Kim, Jin Ho
    Ahn, Woo Song
    Han, Seung Uk
    Yamada, Satoru
    Moon, Byung-Sick
    Park, Churoo
    Hwang, Hong-Sun
    Jang, Seong-Jin
    Choi, Joo Sun
    Jun, Young-Hyun
    Kim, Soo-Won
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (10) : 1690 - 1697
  • [23] A fully parallel BIST-based method to test the crosstalk defects on the inter-switch links in NOC
    Nourmandi-Pour, Reza
    Mousavian, Nafiseh
    MICROELECTRONICS JOURNAL, 2013, 44 (03) : 248 - 257
  • [24] Ambit: In-Memory Accelerator for Bulk Bitwise Operations Using Commodity DRAM Technology
    Seshadri, Vivek
    Lee, Donghyuk
    Mullins, Thomas
    Hassan, Hasan
    Boroumand, Amirali
    Kim, Jeremie
    Kozuch, Michael A.
    Mutlu, Onur
    Gibbons, Phillip B.
    Mowry, Todd C.
    50TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO), 2017, : 273 - 287
  • [25] pPIM: A Programmable Processor-in-Memory Architecture With Precision-Scaling for Deep Learning
    Sutradhar, Purab Ranjan
    Connolly, Mark
    Bavikadi, Sathwika
    Pudukotai Dinakarrao, Sai Manoj
    Indovina, Mark A.
    Ganguly, Amlan
    IEEE COMPUTER ARCHITECTURE LETTERS, 2020, 19 (02) : 118 - 121
  • [26] Fully programmable two-dimensional pulse shaper for broadband line-by-line amplitude and phase control
    Metcalf, Andrew J.
    Torres-Company, Victor
    Supradeepa, V. R.
    Leaird, Daniel E.
    Weiner, Andrew M.
    OPTICS EXPRESS, 2013, 21 (23): : 28029 - 28039
  • [27] In-Memory Low-Cost Bit-Serial Addition Using Commodity DRAM Technology
    Ali, Mustafa E.
    Jaiswal, Akhilesh
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (01) : 155 - 165
  • [28] A Gate Programmable van der Waals Metal-Ferroelectric-Semiconductor Vertical Heterojunction Memory
    Li, Wanying
    Guo, Yimeng
    Luo, Zhaoping
    Wu, Shuhao
    Han, Bo
    Hu, Weijin
    You, Lu
    Watanabe, Kenji
    Taniguchi, Takashi
    Alava, Thomas
    Chen, Jiezhi
    Gao, Peng
    Li, Xiuyan
    Wei, Zhongming
    Wang, Lin-Wang
    Liu, Yue-Yang
    Zhao, Chengxin
    Zhan, Xuepeng
    Han, Zheng Vitto
    Wang, Hanwen
    ADVANCED MATERIALS, 2023, 35 (05)
  • [29] Fully bulk CMOS compatible Key Shape Floating Body Memory (KFBM)
    Kakumu, Masakazu
    Li, Yisuo
    Sakui, Koji
    Harada, Nozomu
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [30] A Fully-Digital BIST Wrapper Based on Ternary Test Stimuli for the Dynamic Test of a 40 nm CMOS 18-bit Stereo Audio ΔΣ ADC
    Barragan, Manuel J.
    Alhakim, Rshdee
    Stratigopoulos, Haralampos-G.
    Dubois, Matthieu
    Mir, Salvador
    Le Gall, Herve
    Bhargava, Neha
    Bal, Ankur
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) : 1876 - 1888