Fully Programmable Memory BIST for Commodity DRAMs

被引:1
|
作者
Kim, Ilwoong [1 ]
Jeong, Woosik [2 ]
Kang, Dongho [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Dept Elect & Elect Engn, Seoul 120749, South Korea
[2] Hynix Semicond Inc, Prod Dev Grp, Inchon, South Korea
基金
新加坡国家研究基金会;
关键词
Built-in self-test; DRAM; low cost; at-speed test; ARRAY;
D O I
10.4218/etrij.15.0115.0040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To accomplish a high-speed test on low-speed automatic test equipment (ATE), a new instruction-based fully programmable memory built-in self-test (BIST) is proposed. The proposed memory BIST generates a highspeed internal clock signal by multiplying an external low-speed clock signal from an ATE by a clock multiplier embedded in a DRAM. For maximum programmability and small area overhead, the proposed memory BIST stores the unique sets of instructions and corresponding test sequences that are implicit within the test algorithms that it receives from an external ATE. The proposed memory BIST is managed by an external ATE on-the-fly to perform complicated and hard-to-implement functions, such as loop operations and refresh-interrupts. Therefore, the proposed memory BIST has a simple hardware structure compared to conventional memory BIST schemes. The proposed memory BIST is a practical test solution for reducing the overall test cost for the mass production of commodity DDRx SDRAMs.
引用
收藏
页码:787 / 792
页数:6
相关论文
共 39 条
  • [1] A Flexible Programmable Memory BIST for Embedded Single-Port Memory and Dual-Port Memory
    Park, Youngkyu
    Kim, Hong-Sik
    Choi, Inhyuk
    Kang, Sungho
    ETRI JOURNAL, 2013, 35 (05) : 808 - 818
  • [2] Abusing Commodity DRAMs in IoT Devices to Remotely Spy on Temperature
    Frank, Florian
    Xiong, Wenjie
    Anagnostopoulos, Nikolaos Athanasios
    Schaller, Andre
    Arul, Tolga
    Koushanfar, Farinaz
    Katzenbeisser, Stefan
    Ruehrmair, Ulrich
    Szefer, Jakub
    IEEE TRANSACTIONS ON INFORMATION FORENSICS AND SECURITY, 2023, 18 : 2991 - 3005
  • [3] Longevity of Commodity DRAMs in Harsh Environments Through Thermoelectric Cooling
    Mathew, Deepak M.
    Kattan, Hammam
    Weis, Christian
    Henkel, Jorg
    Wehn, Norbert
    Amrouch, Hussam
    IEEE ACCESS, 2021, 9 : 83950 - 83962
  • [4] BIST-Assisted Tuning Scheme for Minimizing IO-Channel Power of TSV-Based 3D DRAMs
    Yu, Yun-Chao
    Yang, Chi-Chun
    Li, Jin-Fu
    Lo, Chih-Yen
    Chen, Chao-Hsun
    Lai, Jenn-Shiang
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 1 - 6
  • [5] ISO 26262 Compliant Memory BIST Architecture
    Sargsyan, David
    2017 ELEVENTH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGIES (CSIT), 2017, : 78 - 82
  • [6] A fault modeling technique to test memory BIST algorithms
    Venkatesh, R
    Kumar, S
    Philip, J
    Shukla, S
    PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 109 - 116
  • [7] ComputeDRAM: In-Memory Compute Using Off-the-Shelf DRAMs
    Gao, Fei
    Tziantzioulis, Georgios
    Wentzlaff, David
    MICRO'52: THE 52ND ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2019, : 100 - 113
  • [8] Enabling Transparent Memory-Compression for Commodity Memory Systems
    Young, Vinson
    Kariyappa, Sanjay
    Qureshi, Moinuddin K.
    2019 25TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2019, : 570 - 581
  • [9] Multicore DIMM: an Energy Efficient Memory Module with Independently Controlled DRAMs
    Ahn, Jung Ho
    Leverich, Jacob
    Schreiber, Robert S.
    Jouppi, Norman P.
    IEEE COMPUTER ARCHITECTURE LETTERS, 2009, 8 (01) : 5 - 8
  • [10] Fully integrated 512 Mb DRAMs with HSG-merged-AHO cylinder capacitor
    Kim, Seong-Goo
    Hyun, Chang-Suk
    Park, Don
    Cho, Tai-Heui
    Suk, Jong-Gyu
    Hong, Hyeong-Sun
    Lee, Kang-Yoon
    Oh, Kyung-Seok
    SOLID-STATE ELECTRONICS, 2006, 50 (06) : 1030 - 1034