Reconfigurable Processor for Binary Image Processing

被引:18
|
作者
Zhang, Bin [1 ]
Mei, Kuizhi [1 ]
Zheng, Nanning [1 ]
机构
[1] Xi An Jiao Tong Univ, Xian 710049, Peoples R China
基金
中国国家自然科学基金;
关键词
Binary image processing; field-programmable gate array (FPGA); mathematical morphology; mixed grained; real time; reconfigurable; AUTHENTICATION; IMPLEMENTATION; LOCALIZATION; ARCHITECTURE; MORPHOLOGY; CHIP;
D O I
10.1109/TCSVT.2012.2223872
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Binary image processing is a powerful tool in many image and video applications. A reconfigurable processor is presented for binary image processing in this paper. The processor's architecture is a combination of a reconfigurable binary processing module, input and output image control units, and peripheral circuits. The reconfigurable binary processing module, which consists of mixed-grained reconfigurable binary compute units and output control logic, performs binary image processing operations, especially mathematical morphology operations, and implements related algorithms more than 200 f/s for a 1024 x 1024 image. The periphery circuits control the whole image processing and dynamic reconfiguration process. The processor is implemented on an EP2S180 field-programmable gate array. Synthesis results show that the presented processor can deliver 60.72GOPS and 23.72 GOPS/mm(2) at a 220-MHz system clock in the SMIC 0.18-mu m CMOS process. The simulation and experimental results demonstrate that the processor is suitable for real-time binary image processing applications.
引用
收藏
页码:823 / 831
页数:9
相关论文
共 50 条
  • [1] Reconfigurable Morphological Processor for Grayscale Image Processing
    Zhang, Bin
    ELECTRONICS, 2021, 10 (19)
  • [2] Optimization of Reconfigurable Fabric of DSP processor with image processing
    Khorgade, Manisha P.
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 1799 - 1801
  • [3] A Programmable and Reconfigurable Core for Binary Image Processing
    Dalloo, Ayad
    Garcia-Ortiz, Alberto
    2016 11TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2016,
  • [4] VLSI Implementation of Reconfigurable Processing Modulefor Binary and Grayscale Image Processing
    Dinesh, S.
    Vairavel, G.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [6] COARSE-GRAINED RECONFIGURABLE IMAGE STREAM PROCESSOR ARCHITECTURE FOR EMBEDDED IMAGE/VIDEO PROCESSING AND ANALYSIS
    Chien, Shao-Yi
    Chen, Tsung-Huang
    Chen, Jason C.
    Cheng, Tung-Yuan
    Chan, Wei-Kai
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1578 - +
  • [7] Implementation of an Image Signal Processor for Reconfigurable Processors
    Choi, Seung-Hyun
    Cho, Junguk
    Tai, Yong-Min
    Lee, Seong-Won
    2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2014, : 143 - 144
  • [8] IMAGE COMPONENT LABELING ON RECONFIGURABLE PROCESSOR ARRAY
    MARESCA, M
    BAGLIETTO, P
    GIORDANO, A
    MICROPROCESSING AND MICROPROGRAMMING, 1993, 38 (1-5): : 327 - 334
  • [9] Real-time image processing of TOF range images using a reconfigurable processor system
    Hussmann, S.
    Knoll, F.
    Edeler, T.
    VIDEOMETRICS, RANGE IMAGING, AND APPLICATIONS XI, 2011, 8085
  • [10] SIMPil-K: a SIMD reconfigurable platform processor for real-time image processing
    Fabiano, F. S.
    Gentile, A.
    Sorbello, F.
    4TH INTERNATIONAL INDUSTRIAL SIMULATION CONFERENCE 2006, 2006, : 290 - +