A Novel Leakage Power Reduction Technique for Nano-Scaled CMOS Digital Integrated Circuits

被引:0
|
作者
Aghababa, Hossein [1 ]
Kolahdouz, Mohammadreza [1 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran, Iran
关键词
Leakage minimization; manufacturing process variations; low-power design; variability reduction; CMOS Integrated Circuit; MODEL;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, we present a method to improve the efficacy of a famous leakage reduction technique known as gate length biasing. In proposed method, gate length biasing is combined with progressive sizing. The method greatly reduces both the leakage power consumption and its spread without a significant delay overhead. In addition, it does not increase the complexity of the design. To assess the efficacy of this method, leakage power consumptions of several benchmark circuits optimized by our method and conventional gate length biasing techniques are compared. The circuits are implemented in a 65nm standard CMOS technology. The simulation results reveal that the proposed method reduces the nominal standby leakage power consumption and its spread by 20% and 18%, respectively, with 2-6% delay increase on average.
引用
收藏
页码:268 / 274
页数:7
相关论文
共 50 条
  • [41] Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems
    Jeon, HeungJun
    Kim, Yong-Bin
    Choi, Minsu
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (05) : 1127 - 1133
  • [42] Maximum leakage power estimation for CMOS circuits
    Bobba, S
    Hajj, IN
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 116 - 124
  • [43] Introduction of a new technique for simultaneous reduction of the delay and leakage current in digital circuits
    Mohammadian, Hamed
    Tavakolib, Mohammad Bagher
    Setoudeh, Farbod
    Horri, Ashkan
    INTEGRATION-THE VLSI JOURNAL, 2021, 78 : 84 - 94
  • [44] Electromagnetic Compatibility in Leakage Current of CMOS Integrated Circuits
    Abedi, Zahra
    Hemmady, Sameer
    Antonsen, Thomas
    Schamiloglu, Edl
    Zarkesh-Ha, Payman
    2019 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC EUROPE 2019), 2019, : 765 - 768
  • [45] A novel nano-scaled force sensor based on silicon photonic crystal
    Li, Tianlong
    Li, Longqiu
    Song, Wenping
    Zhang, Guangyu
    Li, Yao
    NANOSENSORS, BIOSENSORS, AND INFO-TECH SENSORS AND SYSTEMS 2013, 2013, 8691
  • [46] LOW-VOLTAGE SCALED CMOS AND BICMOS DIGITAL CIRCUITS
    BELLAOUAR, A
    EMBABI, SHK
    ELMASRY, MI
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (04) : 1005 - 1009
  • [48] Static power reduction in nano CMOS circuits a through an adequate circuit synthesis
    Jozwiak, L.
    Gawlowski, D.
    Slusarczyk, A.
    Chojnacki, A.
    MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, 2007, : 172 - 177
  • [49] Transistor and pin reordering for leakage reduction in CMOS circuits
    Chun, Jae Woong
    Chen, C. Y. Roger
    MICROELECTRONICS JOURNAL, 2016, 53 : 25 - 34
  • [50] INDEP approach for leakage reduction in nanoscale CMOS circuits
    Sharma, Vijay Kumar
    Pattanaik, Manisha
    Raj, Balwinder
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (02) : 200 - 215