Three-Dimensional Physical Design Flow for Monolithic 3D-FPGAs to Improve Timing Closure and Chip Area

被引:4
作者
Belghadr, Armin [1 ]
Jahanian, Ali [1 ]
机构
[1] Shahid Beheshti Univ, GC, Fac Comp Sci & Engn, Tehran 1983963113, Iran
关键词
FPGA; monolithic; 3D-chip; placement; stacking; CAD tool; SILICON VIAS; TECHNOLOGY;
D O I
10.1142/S0218126617501547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
By scaling the semiconductor industry to nano-scale era, design and prototyping cost of cell-based Application-Specific Integrated Circuits (ASICs) becomes more expensive and it makes Field Programmable Gate Arrays (FPGAs) more popular among designers. However, there is a gap between FPGAs and ASICs in terms of timing, dynamic power consumption and logic density. Three-dimensional integration, particularly in the full monolithic process, has been considered as a promising solution to reduce the performance gap of ASICs and FPGAs. In this paper, two new architectures for the monolithically integrated 3D-FPGAs are introduced. In order to exploit the great potentials of the suggested architectures, a new three-dimensional FPGA placement algorithm is proposed thereafter. The proposed placement algorithm, named JABE, is the first of its kind that enables designers to take advantages of the large number of vertical interconnections in the monolithically stacked 3D-FPGAs. Our experiments show a 24% timing improvement for the new architectures and CAD algorithms compared with the conventional TSV-based 3D-FPGAs and design flows. In addition, improvements in terms of the total wirelength and area footprint are reported for the proposed placement algorithms and new architectures.
引用
收藏
页数:25
相关论文
共 34 条
[31]   Compact 6T SRAM cell with robust Read/Write stabilizing design in 45nm Monolithic 3D IC technology [J].
Thomas, O. ;
Vinet, M. ;
Rozeau, O. ;
Batude, P. ;
Valentian, A. .
2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, :195-198
[32]  
Wong S., 2007, INT S VLSITSA, P1
[33]   The Prospect of 3D-IC [J].
Wong, S. Simon ;
El Gamal, Abbas .
PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, :445-448
[34]   A Routing Aggregation for Load Balancing Network-on-Chip [J].
Zhou, Xiaofeng ;
Liu, Lu ;
Zhu, Zhangming ;
Zhou, Duan .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (09)