PDN Impedance and Noise Simulation of 3D SiP with a Widebus Structure

被引:0
|
作者
Takatani, Hiroki [1 ]
Tanaka, Yosuke [1 ]
Oizono, Yoshiaki [1 ]
Nabeshima, Yoshitaka [1 ]
Okumura, Takafumi [1 ]
Sudo, Toshio [1 ]
Sakai, Atsushi [2 ]
Uchiyama, Shiro [2 ]
Ikeda, Hiroaki [2 ]
机构
[1] Shibaura Inst Technol, Koto Ku, 3-7-5 Toyosu, Tokyo 108, Japan
[2] Assoc Super Adv Elect Technol, Chuo Ku, Tokyo, Japan
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
TSV; SILICON; TECHNOLOGY; DESIGN;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 3D stacked system-in-package (SiP) with a widebus structure is expected to have large SSO noise compared with conventional memory devices with small number of IOs. Then, Power supply impedances for a 3D SiP with a widebus structure has been investigated including stacked chips, an organic substrate, and a board. The 3D SiP consisted of 3 stacked chips and an organic substrate. These three chips were a memory chip on the top, a silicon interposer in the middle, and a logic chip on the bottom. The size of each chip was the same, and 9.93 mm by 9.93 mm. More than 4096 of through silicon vias (TSV's) were formed to the silicon interposer. Next, these 3 stacked chips were assembled on the organic substrate, whose size was 26 mm by 26mm. The PDN impedance for each chip was extracted by using XcitePI (Sigrity Inc.) and confirmed by measurement. Then, the PDN impedance for the organic substrate was extracted by using SIwave (Ansys Inc.) and also confirmed by measurement. Finally, the total PDN impedance seen from each chip was synthesized to estimate the power supply disturbance due to the anti-resonance peak, and power supply noise level was estimated by establishing a whole SPICE model.
引用
收藏
页码:673 / 677
页数:5
相关论文
共 50 条
  • [1] Correlation of PDN Impedance between Measurements and Simulation of 3D-SiP
    Kawaguchi, Shohei
    Sato, Masaomi
    Takatani, Hiroki
    Tanaka, Yosuke
    Fujita, Haruya
    Suto, Yoichi
    Sudo, Toshio
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 158 - 161
  • [2] PDN Impedance Modeling of 3D System-in-Package
    Oizono, Yoshiaki
    Nabeshima, Yoshitaka
    Okumura, Takafumi
    Sudo, Toshio
    Sakai, Atsushi
    Ikeda, Hiroaki
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [3] Modeling and Analysis of PDN Impedance and Switching Noise in TSV-Based 3-D Integration
    He, Huanyu
    Lu, James Jian-Qiang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (04) : 1241 - 1247
  • [4] Simulation in 3D Integration and TSV
    Weide-Zaage, K.
    Moujbani, A.
    Kludt, J.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [5] Numerical Modeling of the Thermal Performance of 3D SiP with TSV
    Pan, Kailin
    Huang, Jing
    Liu, Jing
    Zhu, Weitao
    Ren, Guotao
    MANUFACTURING PROCESS TECHNOLOGY, PTS 1-5, 2011, 189-193 : 1610 - 1613
  • [6] STOCHASTIC OPTIMIZATION OF IMPEDANCE PARAMETERS FOR A POWERED PROSTHESIS USING A 3D SIMULATION ENVIRONMENT
    Camargo, Jonathan
    Bhakta, Krishan
    Young, Aaron
    PROCEEDINGS OF THE ASME 11TH ANNUAL DYNAMIC SYSTEMS AND CONTROL CONFERENCE, 2018, VOL 3, 2018,
  • [7] Modelling Impedance for 3D Impedimetric Biosensor
    Yeh, Johnny
    Wang, Kevin I-Kai
    Salcic, Zoran
    Kannappan, Karthik
    Partridge, Ashton
    2015 9TH INTERNATIONAL CONFERENCE ON SENSING TECHNOLOGY (ICST), 2015, : 34 - 39
  • [8] Design and process of 3D MEMS system-in-package (SiP)
    Lau J.H.
    Journal of Microelectronics and Electronic Packaging, 2010, 7 (01): : 10 - 15
  • [9] PDN analysis of 3D chiplet integration with a DC-DC converter on active interposer
    Liao, Chengyi
    He, Huimin
    Hou, Fengze
    Peng, Cheng
    Liu, Fengman
    Cao, Liqiang
    IEICE ELECTRONICS EXPRESS, 2025, 22 (01):
  • [10] Analysis and Reduction of Voltage Noise of Multi-layer 3D IC with PEEC-based PDN and Frequency-dependent TSV models
    Kim, Seungwon
    Han, Ki Jin
    Kang, Seokhyeong
    Kim, Youngmin
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 124 - 125