Analog performance of double gate SOI transistors

被引:13
作者
Alam, MS
Lim, TC
Armstrong, GA
机构
[1] Queens Univ Belfast, Sch Elect & Elect Engn, Belfast BT9 5AH, Antrim, North Ireland
[2] Aligarh Muslim Univ, ZH Coll Engn & Technol, Dept Elect Engn, Aligarh 202002, Uttar Pradesh, India
关键词
D O I
10.1080/00207210500296625
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double gate fully depleted silicon-on-insulator (DGSOI) is recognized as a possible solution when the physical gate length L-G reduces to 25nm for the 65nm node on the ITRS CMOS roadmap. In this paper, scaling guidelines are introduced to optimally design a nanoscale DGSOI. For this reason, the sensitivity of gain, f(T) and f(max) to each of the key geometric and technological parameters of the DGSOI are assessed and quantified using MixedMode simulation. The impact of the parasitic resistance and capacitance on analog device performance is systematically analysed. By comparing analog performance with a single gate (SG), it has been found that intrinsic gain in DGSOI is 4 times higher but its fT was found to be comparable to that of SGSOI at different regions of transistor operation. However, the extracted fmax in SG SOI was higher (similar to 40%) compared to DGSOI due to its lower capacitance.
引用
收藏
页码:1 / 18
页数:18
相关论文
共 29 条
[11]   Comparative analysis of the RF and noise performance of bulk and single-gate ultra-thin SOI MOSFETs by numerical simulation [J].
Eminente, S ;
Alessandrini, M ;
Fiegna, C .
SOLID-STATE ELECTRONICS, 2004, 48 (04) :543-549
[12]   Ultimately thin double-gate SOI MOSFETs [J].
Ernst, T ;
Cristoloveanu, S ;
Ghibaudo, G ;
Ouisse, T ;
Horiguchi, S ;
Ono, Y ;
Takahashi, Y ;
Murase, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) :830-838
[13]   Speed superiority of scaled double-gate CMOS [J].
Fossum, JG ;
Ge, LX ;
Chiang, MH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (05) :808-811
[14]  
Fossum JG, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P679
[15]   Comparative analysis of the DC performance of DG MOSFETs on highly-doped and near-intrinsic silicon layers [J].
Jankovic, ND ;
Armstrong, GA .
MICROELECTRONICS JOURNAL, 2004, 35 (08) :647-653
[16]   Influence of device engineering on the analog and RF performances of SOI MOSFETs [J].
Kilchytska, V ;
Nève, A ;
Vancaillie, L ;
Levacq, D ;
Adriaensen, A ;
van Meer, H ;
De Meyer, K ;
Raynaud, C ;
Dehan, M ;
Raskin, JP ;
Flandre, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (03) :577-588
[17]   Process/physics-based threshold voltage model for nano-scaled double-gate devices [J].
Kim, K ;
Fossum, JG ;
Chuang, CT .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2004, 91 (03) :139-148
[18]  
Lee T, 2004, DESIGN CMOS RADIO FR
[19]   Parameter sensitivity for optimal design of 65 nm node double gate SOI transistors [J].
Lim, TC ;
Armstrong, GA .
SOLID-STATE ELECTRONICS, 2005, 49 (06) :1034-1043
[20]  
Luyken R, 2002, 2002 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, P137, DOI 10.1109/SOI.2002.1044450