High-Level System-on-Chip Simulator

被引:0
|
作者
Orlov, Aleksandr [1 ]
Syschikov, Alexey [1 ]
机构
[1] State Univ Aerosp Instrumentat, St Petersburg, Russia
关键词
systems on chip; SoC; high-level simulator;
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A high-level simulation is a significant part of the multicore system-on-chip (SoC) software development process. It allows executing programs and performing functional debugging on the high-level model of the SoC without going into details of SoC heterogeneous cores: a specific command set, a processes interaction, a communication system specifics etc. The high-level simulation is also a necessary part of the SW/HW co-design tool flows. This paper presents the developed high-level SoC simulator. This simulator allows executing coarse-grain programs in the configurable SoC-style distributed environment with heterogeneous processing elements and an interconnection. A parallel data-processing workload (SoC program) is been defining as a scheme of interacting processes with a C/C++ implementation and specific characteristics. Various simulation statistics allows investigating characteristics of a developed program (maximal parallelism levels, computation space requirements, amounts of interaction data), abilities of SoC architecture to perform such workload (processing elements and communication system occupation, buffers size distribution, queues etc.) and characteristics of program execution (processing time, latencies, constraints).
引用
收藏
页码:136 / 142
页数:7
相关论文
共 50 条
  • [1] A framework for high-level synthesis of system-on-chip designs
    Stine, JE
    Grad, J
    Castellanos, I
    Blank, J
    Dave, V
    Prakash, M
    Iliev, N
    Jachimiec, N
    2005 IEEE International Conference on Microelectronic Systems Education, Proceedings, 2005, : 67 - 68
  • [2] A hardware and software monitor for high-level system-on-chip verification
    El Shobaki, M
    Lindh, L
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 56 - 61
  • [3] A methodology for platform based high-level system-on-chip verification
    Gao, F
    Liu, P
    Yao, QD
    CHINESE JOURNAL OF ELECTRONICS, 2003, 12 (01): : 61 - 64
  • [4] High-level crosstalk defect simulation for system-on-chip interconnects
    Bai, XL
    Dey, S
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 169 - 175
  • [5] High-level crosstalk defect simulation methodology for system-on-chip interconnects
    Bai, XL
    Dey, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (09) : 1355 - 1361
  • [6] A high-level simulator for Network-on-Chip
    Paris, Paulo Cesar Donizeti
    Pedrino, Emerson Carlos
    INTEGRATED COMPUTER-AIDED ENGINEERING, 2025, 32 (01) : 55 - 71
  • [7] MPSoCBench: A benchmark for high-level evaluation of multiprocessor system-on-chip tools and methodologies
    Duenha, Liana
    Madalozzo, Guilherme
    Santiago, Thiago
    Moraes, Fernando
    Azevedo, Rodolfo
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2016, 95 : 138 - 157
  • [8] A General Approach to High-Level Energy and Performance Estimation in System-on-Chip Architectures
    Penolazzi, Sandro
    Hemani, Ahmed
    Bolognino, Luca
    JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (03) : 373 - 384
  • [9] HIGH-LEVEL SIMULATOR SPOTS CHIP FAULTS EARLY
    NAEGELE, T
    ELECTRONICS-US, 1986, 59 (15): : 21 - 22
  • [10] Creating system-on-chip high-level executable specification based on extended hierarchical colored Petri net
    School of Computer Science, National University of Defense Technology, Changsha 410073, China
    不详
    Ruan Jian Xue Bao, 2006, SUPPL. (148-153):