A 0.47-0.66 pJ/bit, 4.8-8 Gb/s I/O Transceiver in 65 nm CMOS

被引:45
作者
Song, Young-Hoon [1 ]
Bai, Rui [2 ]
Hu, Kangmin [2 ]
Yang, Hae-Woong [1 ]
Chiang, Patrick Yin [2 ]
Palermo, Samuel [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[2] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
关键词
High-speed I/O; injection-locked oscillator; low-power; low-voltage regulator; poly-phase filter; transceiver; voltage-mode driver; SOURCE SYNCHRONOUS RECEIVER; SERIAL LINK RECEIVER; MW/GB/S;
D O I
10.1109/JSSC.2013.2249812
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of output/input multiplexing, supply-voltage scaling with data rate, and low-voltage circuit techniques to enable low-power operation. The transmitter utilizes a 4: 1 output multiplexing voltage-mode driver along with 4-phase clocking that is efficiently generated from a passive poly-phase filter. The output driver voltage swing is accurately controlled from 100-200 mV(ppd) using a low-voltage pseudo-differential regulator that employs a partial negative-resistance load for improved low frequency gain. 1:8 input de-multiplexing is performed at the receiver equalizer output with 8 parallel input samplers clocked from an 8-phase injection-locked oscillator that provides more than 1UI de-skew range. In the transmitter clocking circuitry, per-phase duty-cycle and phase-spacing adjustment is implemented to allow adequate timing margins at low operating voltages. Fabricated in a general purpose 65 nm CMOS process, the transceiver achieves 4.8-8 Gb/s at 0.47-0.66 pJ/b energy efficiency for V-DD = 0.6-0.8 V.
引用
收藏
页码:1276 / 1289
页数:14
相关论文
共 23 条
[1]   A scalable 5-15 Gbps, 14-75 mW low-power I/O (transceiver in 65 nm CMOS [J].
Balamurugan, Ganesh ;
Kennedy, Joseph ;
Banerjee, Gaurab ;
Jaussi, James E. ;
Mansuri, Mozhgan ;
O'Mahony, Frank ;
Casper, Bryan ;
Mooney, Randy .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :1010-1019
[2]  
Bulzacchelli J., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P324, DOI 10.1109/ISSCC.2012.6177031
[3]   Clocking Analysis, Implementation and Measurement Techniques for High-Speed Data Links-A Tutorial [J].
Casper, Bryan ;
O'Mahony, Frank .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (01) :17-39
[4]   Technologies for Ultradynamic Voltage Scaling [J].
Chandrakasan, Anantha P. ;
Daly, Denis C. ;
Finchelstein, Daniel Frederic ;
Kwong, Joyce ;
Ramadass, Yogesh Kumar ;
Sinangil, Mahmut Ersin ;
Sze, Vivienne ;
Verma, Naveen .
PROCEEDINGS OF THE IEEE, 2010, 98 (02) :191-214
[5]  
Dettloff Wayne D., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P370, DOI 10.1109/ISSCC.2010.5433825
[6]  
Fukuda Koji, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P368, DOI 10.1109/ISSCC.2010.5433824
[7]   7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS [J].
Hossain, Masum ;
Carusone, Anthony Chan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) :1337-1348
[8]   0.16-0.25 pJ/bit, 8 Gb/s Near-Threshold Serial Link Receiver With Super-Harmonic Injection-Locking [J].
Hu, Kangmin ;
Bai, Rui ;
Jiang, Tao ;
Ma, Chao ;
Ragab, Ahmed ;
Palermo, Samuel ;
Chiang, Patrick Yin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (08) :1842-1853
[9]   A 0.6 mW/Gb/s, 6.4-7.2 Gb/s Serial Link Receiver Using Local Injection-Locked Ring Oscillators in 90 nm CMOS [J].
Hu, Kangmin ;
Jiang, Tao ;
Wang, Jingguang ;
O'Mahony, Frank ;
Chiang, Patrick Yin .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :899-908
[10]  
Inti R., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P152, DOI 10.1109/ISSCC.2011.5746260