Superjunction LDMOS With Dual Gate for Low On-Resistance and High Transconductance

被引:15
|
作者
Cao, Zhen [1 ]
Jiao, Licheng [1 ]
机构
[1] Xidian Univ, Key Lab Intelligent Percept & Image Understanding, Minist Educ,Sch Artificial Intelligence, Int Res Ctr Intelligent Percept & Computat,Joint, Xian 710071, Peoples R China
基金
中国博士后科学基金;
关键词
Superjunction MOSFET; N-buffer; trench gate; breakdown voltage; ON-resistance; DOUBLE-DIFFUSED MOSFET; SUPER-JUNCTION LDMOS; FIELD;
D O I
10.1109/JEDS.2020.3011929
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel bulk silicon lateral superjunction double diffused MOSFET (SJ-LDMOS) with dual gate (DG) is proposed and its mechanism is investigated by numerical TCAD simulations. The proposed structure features the combination of a trench gate and a planar gate, forming two current conduction paths. One current conduction takes place along the highly doped N-pillar. The other is through the N-buffer layer ensuring uniform current distributions, which solves the problem of low conduction in the N-buffer layer of the SJ-LDMOS structures. The dual conduction paths improve the current uniformity through the entire SJ layer and the N-buffer layer, which effectively reduces the resistance of the device. Simulation results indicate that the proposed device is predicted to achieve a high breakdown voltage (BV) of 643 V and an extremely low specific ON-resistance (R-ON,R-sp) of 28.53 m Omega center dot cm(2), which is by 46.7 % lower than that of the previously N-buffer SJ-LDMOS structures with the same drift length. Besides, the transconductance of DG SJ-LDMOS is increased by 54.5 % and the figure of merit (FOM) on BV2/R-ON,R- sp of DG SJ-LDMOS is increased by 85.5 %.
引用
收藏
页码:890 / 896
页数:7
相关论文
共 50 条
  • [41] Improving the breakdown voltage, ON-resistance and gate-charge of InGaAs LDMOS power transistors
    Kumar, M. Jagadesh
    Bansal, Avikal
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2012, 27 (10)
  • [42] Low on-resistance 4H-SiC UMOSFET with local floating superjunction
    Jinyoung Goh
    Kwangsoo Kim
    Journal of Computational Electronics, 2020, 19 : 234 - 241
  • [43] Improved theoretical minimum of the specific on-resistance of a superjunction
    Akshay, K.
    Karmalkar, Shreepad
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 36 (01)
  • [44] New SOI-LDMOS with folded silicon for very low on-resistance
    Duan, Baoxing
    Zhang, Bo
    Li, Zhaoji
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2006, 27 (10): : 1814 - 1817
  • [45] Low on-resistance 4H-SiC UMOSFET with local floating superjunction
    Goh, Jinyoung
    Kim, Kwangsoo
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (01) : 234 - 241
  • [46] A low specific on-resistance SOI LDMOS with a novel junction field plate
    Luo Yin-Chun
    Luo Xiao-Rong
    Hu Gang-Yi
    Fan Yuan-Hang
    Li Peng-Cheng
    Wei Jie
    Tan Qiao
    Zhang Bo
    CHINESE PHYSICS B, 2014, 23 (07)
  • [47] A low specific on-resistance SOI LDMOS with a novel junction field plate
    罗尹春
    罗小蓉
    胡刚毅
    范远航
    李鹏程
    魏杰
    谭桥
    张波
    Chinese Physics B, 2014, 23 (07) : 694 - 698
  • [48] Low On-Resistance SOI-LDMOS With Mobility Enhancing Auxiliary Cell
    Ma, Jie
    Zhang, Long
    Cui, Yongjiu
    Liu, Xinyu
    Cui, Wangming
    Zhu, Jing
    Sun, Weifeng
    Gu, Yan
    He, Nailong
    Zhang, Sen
    2021 33RD INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2021, : 99 - 102
  • [49] Modelling and improving the on-resistance of LDMOS RESURF devices
    Charitat, G
    Bouanane, MA
    Austin, P
    Rossel, P
    MICROELECTRONICS JOURNAL, 1996, 27 (2-3) : 181 - 190
  • [50] Optimization of Lateral Superjunction Based on the Minimum Specific ON-Resistance
    Zhang, Wentong
    Zhang, Bo
    Qiao, Ming
    Li, Zehong
    Luo, Xiaorong
    Li, Zhaoji
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (05) : 1984 - 1990