Superjunction LDMOS With Dual Gate for Low On-Resistance and High Transconductance

被引:15
|
作者
Cao, Zhen [1 ]
Jiao, Licheng [1 ]
机构
[1] Xidian Univ, Key Lab Intelligent Percept & Image Understanding, Minist Educ,Sch Artificial Intelligence, Int Res Ctr Intelligent Percept & Computat,Joint, Xian 710071, Peoples R China
基金
中国博士后科学基金;
关键词
Superjunction MOSFET; N-buffer; trench gate; breakdown voltage; ON-resistance; DOUBLE-DIFFUSED MOSFET; SUPER-JUNCTION LDMOS; FIELD;
D O I
10.1109/JEDS.2020.3011929
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel bulk silicon lateral superjunction double diffused MOSFET (SJ-LDMOS) with dual gate (DG) is proposed and its mechanism is investigated by numerical TCAD simulations. The proposed structure features the combination of a trench gate and a planar gate, forming two current conduction paths. One current conduction takes place along the highly doped N-pillar. The other is through the N-buffer layer ensuring uniform current distributions, which solves the problem of low conduction in the N-buffer layer of the SJ-LDMOS structures. The dual conduction paths improve the current uniformity through the entire SJ layer and the N-buffer layer, which effectively reduces the resistance of the device. Simulation results indicate that the proposed device is predicted to achieve a high breakdown voltage (BV) of 643 V and an extremely low specific ON-resistance (R-ON,R-sp) of 28.53 m Omega center dot cm(2), which is by 46.7 % lower than that of the previously N-buffer SJ-LDMOS structures with the same drift length. Besides, the transconductance of DG SJ-LDMOS is increased by 54.5 % and the figure of merit (FOM) on BV2/R-ON,R- sp of DG SJ-LDMOS is increased by 85.5 %.
引用
收藏
页码:890 / 896
页数:7
相关论文
共 50 条
  • [31] Bulk Electron Accumulation LDMOS With Extended Superjunction Gate
    Chen, Weizhong
    Qin, Haifeng
    Zhang, Hongsheng
    Han, Zhengsheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (04) : 1900 - 1905
  • [32] Breakthrough of Drain Current Capability and On-Resistance Limits by Gate-Connected Superjunction MOSFET
    Saito, Wataru
    PRODCEEDINGS OF THE 2018 IEEE 30TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2018, : 36 - 39
  • [33] First Demonstration of Si Superjunction BJT with Ultra-High Current Gain and Low ON-resistance
    Yano, K.
    Hashimoto, M.
    Matsukawa, N.
    Matsuo, A.
    Mouraguchi, A.
    Arai, M.
    Shimizu, N.
    PROCEEDINGS OF THE 2020 32ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD 2020), 2020, : 451 - 454
  • [34] An ultra-low specific on-resistance double-gate trench SOI LDMOS with P/N pillars
    Yang, Dong
    Hu, Shengdong
    Lei, Jianmei
    Huang, Ye
    Yuan, Qi
    Jiang, Yuyu
    Guo, Jingwei
    Cheng, Kun
    Lin, Zhi
    Zhou, Xichuan
    Tang, Fang
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 269 - 278
  • [35] An Improved On-resistance High Voltage LDMOS with Junction Field Plate
    Wei, Jie
    Luo, Xiaorong
    Shi, Xianlong
    Tian, Ruichao
    Zhang, Bo
    Li, Zhaoji
    2014 IEEE 26TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & IC'S (ISPSD), 2014, : 127 - 130
  • [36] A Superjunction Extended Triple Gate LDMOS with Charge Accumulation Effect
    He, Yuting
    Chen, Weizhong
    Duan, Zubing
    SILICON, 2024, 16 (04) : 1703 - 1711
  • [37] Ultralow ON-Resistance High-Voltage p-Channel LDMOS With an Accumulation-Effect Extended Gate
    Luo, Xiaorong
    Tan, Qiao
    Wei, Jie
    Zhou, Kun
    Deng, Gaoqiang
    Li, Zhaoji
    Zhang, Bo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (06) : 2614 - 2619
  • [38] Optimization of High Reliability and Wide SOA 100 V LDMOS Transistor with Low Specific On-Resistance
    Kuwana, Anna
    Matsuda, Jun-ichi
    Kobayashi, Haruo
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [39] High-Voltage LDMOS With Charge-Balanced Surface Low On-Resistance Path Layer
    Zhang, Bo
    Wang, Wenlian
    Chen, Wanjun
    Li, Zehong
    Li, Zhaoji
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (08) : 849 - 851
  • [40] A Superjunction Extended Triple Gate LDMOS with Charge Accumulation Effect
    Yuting He
    Weizhong Chen
    Zubing Duan
    Silicon, 2024, 16 : 1703 - 1711