Superjunction LDMOS With Dual Gate for Low On-Resistance and High Transconductance

被引:15
|
作者
Cao, Zhen [1 ]
Jiao, Licheng [1 ]
机构
[1] Xidian Univ, Key Lab Intelligent Percept & Image Understanding, Minist Educ,Sch Artificial Intelligence, Int Res Ctr Intelligent Percept & Computat,Joint, Xian 710071, Peoples R China
基金
中国博士后科学基金;
关键词
Superjunction MOSFET; N-buffer; trench gate; breakdown voltage; ON-resistance; DOUBLE-DIFFUSED MOSFET; SUPER-JUNCTION LDMOS; FIELD;
D O I
10.1109/JEDS.2020.3011929
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel bulk silicon lateral superjunction double diffused MOSFET (SJ-LDMOS) with dual gate (DG) is proposed and its mechanism is investigated by numerical TCAD simulations. The proposed structure features the combination of a trench gate and a planar gate, forming two current conduction paths. One current conduction takes place along the highly doped N-pillar. The other is through the N-buffer layer ensuring uniform current distributions, which solves the problem of low conduction in the N-buffer layer of the SJ-LDMOS structures. The dual conduction paths improve the current uniformity through the entire SJ layer and the N-buffer layer, which effectively reduces the resistance of the device. Simulation results indicate that the proposed device is predicted to achieve a high breakdown voltage (BV) of 643 V and an extremely low specific ON-resistance (R-ON,R-sp) of 28.53 m Omega center dot cm(2), which is by 46.7 % lower than that of the previously N-buffer SJ-LDMOS structures with the same drift length. Besides, the transconductance of DG SJ-LDMOS is increased by 54.5 % and the figure of merit (FOM) on BV2/R-ON,R- sp of DG SJ-LDMOS is increased by 85.5 %.
引用
收藏
页码:890 / 896
页数:7
相关论文
共 50 条
  • [21] An LDMOS with large SOA and low specific on-resistance
    杜文芳
    吕信江
    陈星弼
    Journal of Semiconductors, 2016, (05) : 56 - 59
  • [22] Low ON-Resistance SOI Dual-Trench-Gate MOSFET
    Luo, Xiaorong
    Lei, T. F.
    Wang, Y. G.
    Yao, G. L.
    Jiang, Y. H.
    Zhou, K.
    Wang, P.
    Zhang, Z. Y.
    Fan, Jie
    Wang, Q.
    Ge, R.
    Zhang, Bo
    Li, Zhaoji
    Udrea, Florin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (02) : 504 - 509
  • [23] An Ultra-low On-resistance Triple RESURF Tri-gate LDMOS Power Device
    Kong, Moufu
    Yi, Bo
    Chen, Xingbi
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND DRIVE SYSTEMS (PEDS), 2019,
  • [24] Trench-gate-integrated superjunction lateral double-diffused MOSFET with low specific on-resistance
    Onishi, Yasuhiko
    Hashimoto, Yoshio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (08)
  • [25] A low on-resistance SOI LDMOS with an elevated internal ring
    Kim, SL
    Yang, HY
    Choi, YI
    Chung, SR
    Han, MK
    PHYSICA SCRIPTA, 1999, T79 : 303 - 306
  • [26] SJ-LDMOS with high breakdown voltage and ultra-low on-resistance
    Chen, W.
    Zhang, B.
    Li, Z.
    ELECTRONICS LETTERS, 2006, 42 (22) : 1314 - 1316
  • [27] Trench Gate Integration into Planar Technology for Reduced On-resistance in LDMOS Devices
    Erlbacher, Tobias
    Rattmann, G.
    Bauer, Anton J.
    Frey, Lothar
    2010 22ND INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2010, : 181 - 184
  • [28] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    李鹏程
    罗小蓉
    罗尹春
    周坤
    石先龙
    张彦辉
    吕孟山
    Chinese Physics B, 2015, 24 (04) : 403 - 408
  • [29] An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer
    Li Peng-Cheng
    Luo Xiao-Rong
    Luo Yin-Chun
    Zhou Kun
    Shi Xian-Long
    Zhang Yan-Hui
    Lv Meng-Shan
    CHINESE PHYSICS B, 2015, 24 (04)
  • [30] 1.2-kV SiC Superjunction Dual-channel MOSFET with Ultra Low Specific on-Resistance
    Cao, Wei
    Li, Mingyue
    Ou, Yangjie
    Liu, Dong
    2022 IEEE 17TH CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2022, : 64 - 68