A VLSI array of low-power spiking neurons and bistable synapses with spike-timing dependent plasticity

被引:769
作者
Indiveri, G [1 ]
Chicca, E
Douglas, R
机构
[1] Swiss Fed Inst Technol, Inst Neuroinformat, CH-8057 Zurich, Switzerland
[2] Univ Zurich, CH-8057 Zurich, Switzerland
来源
IEEE TRANSACTIONS ON NEURAL NETWORKS | 2006年 / 17卷 / 01期
关键词
address-event representation (AER); analog VLSI; integrate-and-fire (I & F) neurons; neuromorphic circuits; spike-based learning; spike-timing dependent plasticity (STDP);
D O I
10.1109/TNN.2005.860850
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a mixed-mode analog/digital VLSI device comprising an array of leaky integrate-and-fire (I&F) neurons, adaptive synapses with spike-timing dependent plasticity, and an asynchronous event based communication infrastructure that allows the user to (re)con figure networks of spiking neurons with arbitrary topologies. The asynchronous communication protocol used by the silicon neurons to transmit spikes (events) off-chip and the silicon synapses to receive spikes from the outside is based on the "address-event representation" (AER). We describe the analog circuits designed to implement the silicon neurons and synapses and present experimental data showing the neuron's response properties and the synapses characteristics, in response to AER input spike trains. Our results indicate that these circuits can be used in massively parallel VLSI networks of I&F neurons to simulate real-time complex spike-based learning algorithms.
引用
收藏
页码:211 / 221
页数:11
相关论文
共 48 条