Low Power Design Techniques and Implementation Strategies Adopted in VLSI Circuits

被引:0
作者
Padmavathi, B. [1 ]
Geetha, B. T. [1 ]
Bhuvaneshwari, K. [1 ]
机构
[1] Jeppiaar Maamallan Engn Coll, Dept ECE, Chennai, Tamil Nadu, India
来源
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI) | 2017年
关键词
Power dissipation; low power process; leakage current; power management; optimization;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Low power plays a very important role and in today's current trends of VLSI. There are appraisal techniques and extension circuits employed in low power VLSI designs. Power dissipation has main thought as performance and area. Because of higher quality, decreasing power consumption and power management on chip are the key challenges right down to 100nm.Reducing package price and battery life is a very important issue in optimization of power. Leakage current plays a very important role in power management and conjointly low power is a major drawback in high performance digital and micro chip system. Leakage current is a primary issue in total power dissipation of integrated circuits. For victorious chip it solely wants low power consumption, calculation of power dissipation. This paper discusses about future challenges that must be to design and use for low power circuits spans a wide range from device or method level to formula level.
引用
收藏
页码:1764 / 1767
页数:4
相关论文
共 12 条
[1]   Leakage power analysis and reduction: models, estimation and tools [J].
Agarwal, A ;
Mukhopadhyay, S ;
Kim, CH ;
Raychowdhury, A ;
Roy, K .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03) :353-368
[2]  
[Anonymous], 1965, ELECTRONICS
[3]  
[Anonymous], 2007, CREATING LOW POWER D
[4]  
Glasser lance A, 1985, DESIGN ANAL VLSI CIR
[5]  
gupta Sumita, 2016, POWER OPTIMIZATION L, V6
[6]  
Jasmin M, 2014, MIDDLE E J SCI RES, V20, P1082
[7]  
Kumar D., 2015, INT J ENGG SCI ADV R, P71
[8]  
Mentor graphics, 2009, LOW POW PHYS DES OL
[9]  
Rao Ragul. M., 2002, P ISLPED, P70
[10]  
saurabh Kumar, 2014, REPORT LOW POWER VLS, V1, P178