Parametric reliability analysis of no-underfill flip chip package

被引:10
作者
Chiang, KN [1 ]
Liu, ZN [1 ]
Peng, CT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 30055, Taiwan
来源
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES | 2001年 / 24卷 / 04期
关键词
ceramic-like; constraint layer; CTE; flip chip; parametric analysis; reliability; reworkability; underfill;
D O I
10.1109/6144.974953
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research proposes a parametric analysis for a flip chip package with a constraint-layer structure. Previous research has shown that flip-chip type packages with organic substrates require underfill for achieving adequate reliability life. Although underfill encapsulant is needed to improve the reliability of flip chip solder joint interconnects, it will also increase the difficulty of reworkability, increase the packaging cost and decrease the manufacturing throughput. This research is based on the fact that if the thermal mismatch between the silicon die and the organic substrate could be minimized, then the reliability of the solder joint could be accordingly enhanced. This research proposes a structure using a ceramic-like material with CTE close to silicon, mounted on the backside of the substrate to constrain the thermal expansion of the organic substrate. The ceramic-like material could reduce the thermal mismatch between silicon die and substrate, thereby enhancing the reliability life of the solder joint. Furthermore, in order to achieve better reliability design of this flip chip package, a parametric analysis using finite element analysis is performed for package design. The design parameters of the flip chip package include die size, substrate size/material, and constraint-layer size/material, etc. The results show that this constraint-layer structure could make the solder joints of the package achieve the same range of reliability as the conventional underfill material. More importantly, the flip chip package without underfill material could easily solve the reworkbility problem, enhance the thermal dissipation capability and also improve the manufacturing throughput.
引用
收藏
页码:635 / 640
页数:6
相关论文
共 14 条
[1]  
C. C. L. a. K. N. C. C.M. Liu, 1999, ELEC COMP C, V4, P4
[2]   An effective approach for three-dimensional finite element analysis of ball grid array typed packages [J].
Cheng, HC ;
Chiang, KN ;
Lee, MH .
JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (02) :129-134
[3]  
CHENG HC, 1998, P ASME WINT ANN EEP, V24, P13
[4]   Electronic packaging reflow shape prediction for the solder mask defined ball grid array [J].
Chiang, KN ;
Chen, WL .
JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (02) :175-178
[5]   On enhancing eutectic solder joint reliability using a second-reflow-process approach [J].
Chiang, KN ;
Lin, YT ;
Cheng, HC .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (01) :9-14
[6]  
Coffin L.F., 1954, T AM SOC MECH ENG, V76, P931, DOI [10.1115/1.4015020, DOI 10.1115/1.4015020]
[7]   Impact of underfill filler particles on reliability of flip-chip interconnects [J].
Darbha, K ;
Okura, JH ;
Dasgupta, A .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART A, 1998, 21 (02) :275-280
[8]  
GIESLER J, 1994, P ITAP FLIP CHIP C S, P127
[9]   Potential failure sites in a flip-chip package with and without underfill [J].
Madenci, E ;
Shkarayev, S ;
Mahajan, R .
JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (04) :336-341
[10]  
Manson S. S., 1965, EXPT MECH, V5, P193