A 22 to 26.5 Gb/s Optical Receiver With All-Digital Clock and Data Recovery in a 65 nm CMOS Process

被引:42
|
作者
Chu, Sang-Hyeok [1 ,2 ]
Bae, Woorham [1 ,2 ]
Jeong, Gyu-Seob [1 ,2 ]
Jang, Sungchun [1 ,2 ]
Kim, Sungwoo [1 ,2 ]
Joo, Jiho [3 ]
Kim, Gyungock [3 ]
Jeong, Deog-Kyoon [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 151742, South Korea
[2] Seoul Natl Univ, Interuniv Semicond Res Ctr, Seoul 151742, South Korea
[3] Elect & Telecommun Res Inst, Taejon 305700, South Korea
关键词
All-digital clock and data recovery (AD-CDR); LC oscillator; limiting amplifier (LA); optical receiver; quadrature digitally controlled oscillator (QDCO); transimpedance amplifier (TIA); TRANSIMPEDANCE AMPLIFIER; FRONT-END; TRANSCEIVER; TECHNOLOGY; DESIGN; NOISE;
D O I
10.1109/JSSC.2015.2465843
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 22 to 26.5 Gb/s optical receiver with an all-digital clock and data recovery (AD-CDR) fabricated in a 65 nm CMOS process. The receiver consists of an optical front-end and a half-rate bang-bang clock and data recovery circuit. The optical front-end achieves low power consumption by using inverter-based amplifiers and realizes sufficient bandwidth by applying several bandwidth extension techniques. In addition, in order to minimize additional jitter at the front-end, not only magnitude and bandwidth but also group-delay responses are considered. The AD-CDR employs an LC quadrature digitally controlled oscillator (LC-QDCO) to achieve a high phase noise figure-of-merit at tens of gigahertz. The recovered clock jitter is 1.28 ps(rms) and the measured jitter tolerance exceeds the tolerance mask specified in IEEE 802.3ba. The receiver sensitivity is 106 and 184 mu A(pk-pk) for a bit error rate of at 10(-12) at data rates of 25 and 26.5 Gb/s, respectively. The entire receiver chip occupies an active die area of 0.75 mm(2) and consumes 254 mW at a data rate of 26.5 Gb/s. The energy efficiencies of the front-end and entire receiver at 26.5 Gb/s are 1.35 and 9.58 pJ/bit, respectively.
引用
收藏
页码:2603 / 2612
页数:10
相关论文
共 50 条
  • [41] An All-Digital On-Chip Jitter Measurement Circuit in 65nm CMOS technology
    Chung, Ching-Che
    Chu, Wei-Jung
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 179 - 182
  • [42] A 22 nm All-Digital Dynamically Adaptive Clock Distribution for Supply Voltage Droop Tolerance
    Bowman, Keith A.
    Tokunaga, Carlos
    Karnik, Tanay
    De, Vivek K.
    Tschanz, James W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) : 907 - 916
  • [43] A 26-28-Gb/s Full-Rate Clock and Data Recovery Circuit With Embedded Equalizer in 65-nm CMOS
    Sun, Li
    Pan, Quan
    Wang, Keh-Chung
    Yue, C. Patrick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (07) : 2139 - 2149
  • [44] Implementation of All-Digital Wideband RF Frequency Synthesizers in 65-nm CMOS Technology
    Rapinoja, Tapio
    Xu, Liangge
    Stadius, Kari
    Ryynanen, Jussi
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1948 - 1951
  • [45] Spur-Free Multirate All-Digital PLL for Mobile Phones in 65 nm CMOS
    Staszewski, Robert Bogdan
    Waheed, Khurram
    Duelger, Fikret
    Eliezer, Oren E.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2904 - 2919
  • [46] An All-Digital PLL with SAR Frequency Locking System in 65nm SOTB CMOS
    Arai, Keita
    Pham, Cong-Kha
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [47] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS
    Da Dalt, Nicola
    Pridnig, Peter
    Grollitsch, Werner
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +
  • [48] Loop Latency Reduction Technique for All-Digital Clock and Data Recovery Circuits
    Chen, I-Fong
    Yang, Rong-Jyi
    Liu, Shen-Iuan
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 309 - 312
  • [49] A 10-gb/s CMOS clock and data recovery circuit
    Savoj, J
    Razavi, B
    2000 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2000, : 136 - 139
  • [50] An integrated 0.35 μm CMOS optical receiver with clock and data recovery circuit
    Chen, Yi-Ju
    du Plessis, Monuko
    MICROELECTRONICS JOURNAL, 2006, 37 (09) : 985 - 992