Approximate Adder with Reduced Error

被引:0
|
作者
Balasubramanian, P. [1 ]
Maskell, D. L. [1 ]
Prasad, K. [2 ]
机构
[1] Nanyang Technol Univ, Sch Comp Sci & Engn, Singapore 639798, Singapore
[2] Auckland Univ Technol, Dept Elect & Elect Engn, Auckland 1142, New Zealand
关键词
D O I
10.1109/miel.2019.8889605
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new approximate adder is proposed, which is suitable for FPGA- and ASIC-based implementations. Here, we consider an Artix-7 FPGA for the implementations using Vivado 2018.3. For 32-hit addition, the proposed approximate adder with an 8-bit least significant inaccurate sub-adder reports an improvement in the maximum frequency by 7.7% compared to the native accurate FPGA adder while consuming 22% fewer LUTs and 18.6% fewer registers. For 64-bit addition, the proposed approximate adder reports an increase in the maximum frequency by 9.1% than the accurate FPGA adder while consuming 11% fewer LUTs and 9.3% fewer registers. The power-delay product (PDP) is computed as the product of total on-chip power consumption and the minimum clock period. The proposed approximate adder achieves 14.7% and 9.3% reductions in PDP compared to the accurate FPGA adder for 32- and 64-bit additions respectively. Further, in comparison with a recent approximate adder presented in the literature, the proposed approximate adder reports a 40% reduction in the root mean square error (RMSE) while having the same design metrics.
引用
收藏
页码:293 / 296
页数:4
相关论文
共 50 条
  • [21] Approximate Homomorphic Encryption with Reduced Approximation Error
    Kim, Andrey
    Papadimitriou, Antonis
    Polyakov, Yuriy
    TOPICS IN CRYPTOLOGY, CT-RSA 2022, 2022, 13161 : 120 - 144
  • [22] Approximate Adder With Output Correction for Error Tolerant Applications and Gaussian Distributed Inputs
    Esposito, Darjn
    Castellano, Gerardo
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Strollo, Antonio G. M.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1970 - 1973
  • [23] Low Power Karnaugh Map Approximate Adder for Error Compensation in Loop Accumulations
    Yang, Chunmei
    Jiao, Hailong
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [24] Adaptive Approximate Adder (A3) to Reduce Error Distance for Image Processor
    Kim, Sunghyun
    Kim, Youngmin
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 295 - 296
  • [25] A single clock cycle approximate adder with hybrid prediction and error compensation methods
    Luo, Li
    Chen, Zhe
    Yang, Xinghua
    Qiao, Fei
    Wei, Qi
    Yang, Huazhong
    MICROELECTRONICS JOURNAL, 2019, 87 : 45 - 50
  • [26] A power and area efficient approximate carry skip adder for error resilient applications
    Patel, Sujit Kumar
    Garg, Bharat
    Rai, Shireesh Kumar
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2020, 28 (01) : 443 - 457
  • [27] SIEAA: Significant input extraction-based error optimized approximate adder for error resilient application
    Bandil, Lalit
    Nagar, Bal Chand
    INTEGRATION-THE VLSI JOURNAL, 2025, 101
  • [28] DeBAM - ERCPAA - CNN: Hardware Efficient CNN Accelerator Design Using Decoder Based Low Power Approximate Multiplier and Error Reduced Carry Prediction Approximate Adder
    Arun Kumar, K.
    Ramesh, R.
    Dhandapani, S.
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2023, 41 (06) : 537 - 558
  • [29] Design of recustomize finite impulse response filter using truncation based scalable rounding approximate multiplier and error reduced carry prediction approximate adder for image processing application
    Senthilkumar, S.
    Samuthira Pandi, V.
    Sripriya, T.
    Pragadish, N.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2023, 35 (08):
  • [30] HEAD: High-Speed Approximate HEterogeneous ADder for Error-Resilient Applications
    Guturu, Sahith
    Kumar, Uppugunduru Anil
    Verma, Shruti
    Ahmed, Syed Ershad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (18)